电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P250-VQ100YI

产品描述FPGA, 6144 CLBS, 250000 GATES, PQFP100
产品类别可编程逻辑器件    可编程逻辑   
文件大小10MB,共220页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A3P250-VQ100YI概述

FPGA, 6144 CLBS, 250000 GATES, PQFP100

现场可编程门阵列, 6144 CLBS, 250000 门, PQFP100

A3P250-VQ100YI规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Microsemi
包装说明TFQFP,
Reach Compliance Codeunknown
JESD-30 代码S-PQFP-G100
长度14 mm
可配置逻辑块数量6144
等效关口数量250000
端子数量100
最高工作温度85 °C
最低工作温度-40 °C
组织6144 CLBS, 250000 GATES
封装主体材料PLASTIC/EPOXY
封装代码TFQFP
封装形状SQUARE
封装形式FLATPACK, THIN PROFILE, FINE PITCH
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
座面最大高度1.2 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
Revision 13
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 k to 1 M System Gates
• Up to 144 kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption (except ARM
®
-enabled ProASIC
®
3 devices)
via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
ProASIC3 Devices
Cortex-M1 Devices
2
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP
3
Integrated PLL in CCCs
VersaNet Globals
4
I/O Banks
Maximum User I/Os
Package Pins
QFN
CS
VQFP
TQFP
PQFP
FBGA
A3P015
1
15,000
128
384
1
6
2
49
QN68
A3P030
30,000
256
768
1
6
2
81
QN48, QN68,
QN132
VQ100
A3P060
60,000
512
1,536
18
4
1
Yes
1
18
2
96
QN132
CS121
VQ100
TQ144
FG144
A3P125
125,000
1,024
3,072
36
8
1
Yes
1
18
2
133
QN132
VQ100
TQ144
PQ208
FG144
A3P250
M1A3P250
250,000
2,048
6,144
36
8
1
Yes
1
18
4
157
QN132
5
VQ100
PQ208
PQ208
FG144/256
5
FG144/256/
484
PQ208
FG144/256/
484
A3P400
M1A3P400
400,000
9,216
54
12
1
Yes
1
18
4
194
A3P600
M1A3P600
600,000
13,824
108
24
1
Yes
1
18
4
235
• M1 ProASIC3 Devices—ARM
®
Cortex™-M1 Soft Processor
Available with or without Debug
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
PQ208
FG144/256/
484
Notes:
1. A3P015 is not recommended for new designs.
2. Refer to the
Cortex-M1
product brief for more information.
3. AES is not available for Cortex-M1 ProASIC3 devices.
4. Six chip (main) and three quadrant global networks are available for A3P060 and above.
5. The M1A3P250 device does not support this package.
6. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
† A3P015 and A3P030 devices do not support this feature.
January 2013
© 2013 Microsemi Corporation
‡ Supported only by A3P015 and A3P030 devices.
I
RF功率MOSFET产品及其工艺开发
中心论题: RF功率LDMOSFET性能特征RF功率LDMOSFET基本结构和制造工艺特点产品设计难点分析和解决方案器件的关键参数工艺难点和解决方案 解决方案: 设计了特殊栅结构和工艺制造流程P-阱和N+ ......
cscl 嵌入式系统
你眼中的TI DSP有多么的与众不同?
活动详情>>你眼中的TI DSP有多么的与众不同? 活动时间:即日起——7月28日 如何参与: 1、读专题 Dream DSP ,温故而知新 2、跟帖抢楼:聊聊你眼中的TI DSP,有多么与众不同 3、建 ......
EEWORLD社区 DSP 与 ARM 处理器
半桥驱动电路中NMOS驱动管的导通状态
用IR2103做半桥驱动电路,外接了两个NMOS驱动管,假设为T1和T2,请问T1和T2的具体工作状态是怎样的,同时导通还是处于交替导通的状态?...
费米 模拟电子
ARM MMU 理解(基于ARM 920T)
ARM MMU 理解(基于ARM 920T)MMU简介 嵌入式系统中,存储系统差别很大,可包含多种类型的存储器件,如FLASH,SRAM,SDRAM,ROM等,这些不同类型的存储器件速度和宽度等各不相同;在访问存 ......
18538579903 微控制器 MCU
avr挂不上gcc
编译任何文件都会出错下面为报错信息:Build started 7.7.2012 at 15:01:22avr-gcc -I"C:\WinAVR-20100110\avr\include\avr" -I"C:\WinAVR-20100110\mfile" -mmcu=atmega16 -Wall -gdwarf-2 -st ......
小牛314 Microchip MCU
关于MSp430ADC12IE的问题
ADC模拟输入的时候用P6.0 那中断控制寄存器ADC12IE 是0x01 若输入改为P6.1口 那ADC12IE用改为0x02吗? 为什么我改了以后1602显示屏上就显不出东西,只能用0x01? 读取通道存储寄存器ADC12MEMx ......
caoben 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2217  144  496  209  2802  28  9  18  40  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved