电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P250-1FG144Y

产品描述FPGA, 768 CLBS, 30000 GATES, 350 MHz, PQFP100
产品类别可编程逻辑器件    可编程逻辑   
文件大小10MB,共220页
制造商Microsemi
官网地址https://www.microsemi.com
标准
下载文档 详细参数 全文预览

A3P250-1FG144Y概述

FPGA, 768 CLBS, 30000 GATES, 350 MHz, PQFP100

现场可编程门阵列, 768 CLBS, 30000 门, 350 MHz, PQFP100

A3P250-1FG144Y规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Microsemi
包装说明LBGA,
Reach Compliance Codecompli
JESD-30 代码S-PBGA-B144
JESD-609代码e0
长度13 mm
湿度敏感等级3
可配置逻辑块数量6144
等效关口数量250000
端子数量144
最高工作温度85 °C
最低工作温度
组织6144 CLBS, 250000 GATES
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状SQUARE
封装形式GRID ARRAY, LOW PROFILE
峰值回流温度(摄氏度)235
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
座面最大高度1.55 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead/Silver (Sn/Pb/Ag)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间20
宽度13 mm

文档预览

下载PDF文档
Revision 13
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 k to 1 M System Gates
• Up to 144 kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption (except ARM
®
-enabled ProASIC
®
3 devices)
via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
ProASIC3 Devices
Cortex-M1 Devices
2
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP
3
Integrated PLL in CCCs
VersaNet Globals
4
I/O Banks
Maximum User I/Os
Package Pins
QFN
CS
VQFP
TQFP
PQFP
FBGA
A3P015
1
15,000
128
384
1
6
2
49
QN68
A3P030
30,000
256
768
1
6
2
81
QN48, QN68,
QN132
VQ100
A3P060
60,000
512
1,536
18
4
1
Yes
1
18
2
96
QN132
CS121
VQ100
TQ144
FG144
A3P125
125,000
1,024
3,072
36
8
1
Yes
1
18
2
133
QN132
VQ100
TQ144
PQ208
FG144
A3P250
M1A3P250
250,000
2,048
6,144
36
8
1
Yes
1
18
4
157
QN132
5
VQ100
PQ208
PQ208
FG144/256
5
FG144/256/
484
PQ208
FG144/256/
484
A3P400
M1A3P400
400,000
9,216
54
12
1
Yes
1
18
4
194
A3P600
M1A3P600
600,000
13,824
108
24
1
Yes
1
18
4
235
• M1 ProASIC3 Devices—ARM
®
Cortex™-M1 Soft Processor
Available with or without Debug
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
PQ208
FG144/256/
484
Notes:
1. A3P015 is not recommended for new designs.
2. Refer to the
Cortex-M1
product brief for more information.
3. AES is not available for Cortex-M1 ProASIC3 devices.
4. Six chip (main) and three quadrant global networks are available for A3P060 and above.
5. The M1A3P250 device does not support this package.
6. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
† A3P015 and A3P030 devices do not support this feature.
January 2013
© 2013 Microsemi Corporation
‡ Supported only by A3P015 and A3P030 devices.
I
热门的FAQ集锦:TI & WPI 直播【 毫米波雷达与 3D ToF 解决方案】
TI & WPI 直播【 毫米波雷达与 3D ToF 解决方案】已经结束, 以下内容是直播过程中网友的提问及 TI & WPI 工程师进行的问题解答 提问内容 答复内容 是德校准证书有中国校准认证吗? 取 ......
EEWORLD社区 机器人开发
st_link 仿真STM32F103VET
我用的keil v3,st_link怎么仿真不了STM32F103VET,是不是接线问题..板子上是j_link接口的,头疼,求高手指教..最好能说清楚st_link与STM32F103VET的接线方式....感激不尽呀...
dizhuwa2009 stm32/stm8
供S5PC100开发板 ARMcortex A8 core
供S5PC100开发板 ARMcortex A8 core iPhone 3GS 采用Samsung S5PC100主控拥有720p高清视频engineering, 在iPhone中Apple特意降低了处理器运行频率为600MHz,以减少功耗。 显然S5PC100 ......
ljb409 ARM技术
开发奋力学习鸿蒙系统-资料收集
引言 中美贸易谈判,芯片引起的恐惧.......这些都是国力比较,哪天以美国为主导,封杀一切时,我们就慢了一拍。我们要奋力追赵,超越。我也要为此出一份力。因此一直都计划学习鸿蒙系统。由 ......
邦bang 嵌入式系统
CCS5.5为何安装不了
我的电脑CCS5.5为何安装不了,求助! ...
风清扬1870 DSP 与 ARM 处理器
如何在LCD 的驱动中增加一个SPI 初始化代码
如何在LCD 的驱动中增加一个SPI 初始化代码,而SPI 是用GPIO 来模拟的,那在BSP 当中如何应用控制GPIO 呢! PS: 主要目的就是在init.c 中的InitDisplay()中增加如下代码: #define ......
南海渔歌 嵌入式系统

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2138  479  2807  2755  552  44  10  57  56  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved