电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V293L7-5PFGI8

产品描述FIFO, 64KX18, 5ns, Synchronous, CMOS, PQFP80
产品类别存储    存储   
文件大小446KB,共46页
制造商Renesas(瑞萨电子)
官网地址https://www.renesas.com/
标准
下载文档 详细参数 全文预览

72V293L7-5PFGI8概述

FIFO, 64KX18, 5ns, Synchronous, CMOS, PQFP80

72V293L7-5PFGI8规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Renesas(瑞萨电子)
包装说明LQFP,
Reach Compliance Codecompli
最长访问时间5 ns
其他特性IT CAN ALSO BE CONFIGURED AS 128K X 9; RETRANSMIT; ASYNCHRONOUS MODE IS ALSO POSSIBLE
周期时间7.5 ns
JESD-30 代码S-PQFP-G80
长度14 mm
内存密度1179648 bi
内存宽度18
功能数量1
端子数量80
字数65536 words
字数代码64000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织64KX18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
座面最大高度1.6 mm
最大供电电压 (Vsup)3.45 V
最小供电电压 (Vsup)3.15 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
3.3 VOLT HIGH-DENSITY SUPERSYNC II™ NARROW BUS FIFO
512 x 18/1,024 x 9, 1,024 x 18/2,048 x 9
IDT72V223, IDT72V233
IDT72V243, IDT72V253
2,048 x 18/4,096 x 9, 4,096 x 18/8,192 x 9
IDT72V263, IDT72V273
8,192 x 18/16,384 x 9, 16,384 x 18/32,768 x 9
IDT72V283, IDT72V293
32,768 x 18/65,536 x 9, 65,536 x 18/131,072 x 9
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
FEATURES:
Choose among the following memory organizations:
IDT72V223
512 x 18/1,024 x 9
IDT72V233
1,024 x 18/2,048 x 9
IDT72V243
2,048 x 18/4,096 x 9
IDT72V253
4,096 x 18/8,192 x 9
IDT72V263
8,192 x 18/16,384 x 9
IDT72V273
16,384 x 18/32,768 x 9
IDT72V283
32,768 x 18/65,536 x 9
IDT72V293
65,536 x 18/131,072 x 9
Functionally compatible with the IDT72V255LA/72V265LA and
IDT72V275/72V285 SuperSync FIFOs
Up to 166 MHz Operation of the Clocks
User selectable Asynchronous read and/or write ports (BGA Only)
User selectable input and output port bus-sizing
- x9 in to x9 out
- x9 in to x18 out
- x18 in to x9 out
- x18 in to x18 out
Pin to Pin compatible to the higher density of IDT72V2103/72V2113
Big-Endian/Little-Endian user selectable byte representation
5V tolerant inputs
Fixed, low first word latency
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
JTAG port, provided for Boundary Scan function (BGA Only)
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in a 80-pin Thin Quad Flat Pack (TQFP) or a 100-pin Ball
Grid Array (BGA) (with additional features)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
*Available on the
BGA package only.
D
0
-D
n
(x9 or x18)
WEN
WCLK/WR
*
INPUT REGISTER
LD SEN
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
*
ASYW
WRITE CONTROL
LOGIC
WRITE POINTER
RAM ARRAY
512 x 18 or 1,024 x 9
1,024 x 18 or 2,048 x 9
2,048 x 18 or 4,096 x 9
4,096 x 18 or 8,192 x 9
8,192 x 18 or 16,384 x 9
16,384 x 18 or 32,768 x 9
32,768 x 18 or 65,536 x 9
65,536 x 18 or 131,072 x 9
FLAG
LOGIC
READ POINTER
BE
IP
IW
OW
MRS
PRS
TCK
*
TRST
*
TMS
**
TDI
*
TDO
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
ASYR
*
RCLK/RD
JTAG CONTROL
(BOUNDARY SCAN)
*
OE
Q
0
-Q
n
(x9 or x18)
REN
*
4666 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2018
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
MARCH 2018
DSC-4666/18
罗德与施瓦茨与三星世界上首个LTE-Advanced上行载波聚合的验证
罗德与施瓦茨公司的R&S CMW500测试仪又一次向世人展示了其不凡的无线测试能力:~o。日前,罗德与施瓦茨公司和三星公司通过在真实样机上成功验证载波聚合特性。据悉,用于测试的三星DUT是一部6.3 ......
phantom7 测试/测量
Altera Arria 10 FPGA硬件加速平台
http://www.openfpga.cn/data/upload/image/20170907/1504788407241723.jpgArria 10 FPGA 硬件加速平台提供了大容量 / 高带宽的内存,双路8通道超低延迟的通信传输接口 ,是 理想的数据加速平 ......
hailai 淘e淘
TSP实现问题?
现要作一个TSP包,但是再win ce下导不进去了 那位高人知道作TSP包的过程,有代码更好了...
yuexiaomei 嵌入式系统
有没有大佬指导一下blue_nrg2升级功能怎么用啊
比如每个区的起始地址啥的,有没有整个升级操作的流程 ...
mfc4143 意法半导体-低功耗射频
请问STM32是不是不能直接插USB在笔记本电脑上烧录代码?
请问STM32是不是不能直接插USB在笔记本电脑上烧录代码?刚买的STM32F407发现USB插在电脑上电脑提示消息无法识别。于是看了芯达的教程,跟着步骤学装DFUSE,安装完成后显示不兼容,可我明明装的是 ......
Getpower stm32/stm8
了解一下TI的DLP & MEMS
TI 的 DLP 显示控制器提供可靠的 DMD 控制和图像处理功能,适用于广泛的低功耗和便携式 Pico 显示应用。TI 为此芯片系列提供了包括技术文档、软件、解决方案与服务提供商联系方式在内的设 ......
eric_wang TI技术论坛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 110  542  2920  2156  2248  3  11  59  44  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved