电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

843002AKI-40T

产品描述175MHZ, FEMTOCLOCKTM VCXO BASED SONET/SDH JITTER ATTENUATOR
文件大小336KB,共24页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 选型对比 全文预览

843002AKI-40T概述

175MHZ, FEMTOCLOCKTM VCXO BASED SONET/SDH JITTER ATTENUATOR

文档预览

下载PDF文档
175MHz, FemtoClock
®
VCXO Based
Sonet/SDH Jitter Attenuators
843002I-40
DATA SHEET
General Description
The ICS843002I-40 is a PLL based synchronous clock generator
that is optimized for SONET/SDH line card applications where
jitter attenuation and frequency translation is needed. The device
contains two internal PLL stages that are cascaded in series. The
first PLL stage uses a VCXO which is optimized to provide
reference clock jitter attenuation and to be jitter tolerant, and to
provide a stable reference clock for the 2nd PLL stage (typically
19.44MHz). The second PLL stage provides additional frequency
multiplication (x32), and it maintains low output jitter by using a low
phase noise FemtoClock VCO. PLL multiplication ratios are
selected from internal lookup tables using device input selection
pins. The device performance and the PLL multiplication ratios are
optimized to support non-FEC (non-Forward Error Correction)
SONET/SDH applications with rates up to OC-48 (SONET) or
STM-16 (SDH). The VCXO requires the use of an external,
inexpensive pullable crystal. VCXO PLL uses external passive
loop filter components which are used to optimize the PLL loop
bandwidth and damping characteristics for the given line card
application.
The ICS843002I-40 includes two clock input ports. Each one can
accept either a single-ended or differential input. Each input port
also includes an activity detector circuit, which reports input clock
activity through the LOR0 and LOR1 logic output pins. The two
input ports feed an input selection mux. “Hitless switching” is
accomplished through proper filter tuning. Jitter transfer and
wander characteristics are influenced by loop filter tuning, and
phase transient performance is influenced by both loop filter
tuning and alignment error between the two reference clocks.
Typical ICS843002I-40 configuration in SONET/SDH Systems:
Features
Two Differential LVPECL outputs
Selectable CLKx, nCLKx differential input pairs
CLKx, nCLKx pairs can accept the following differential
input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL or
single-ended LVCMOS or LVTTL levels
Maximum output frequency: 175MHz
FemtoClock VCO frequency range: 560MHz - 700MHz
RMS phase jitter @ 155.52MHz, using a 19.44MHz crystal
(12kHz to 20MHz): 0.81ps (typical)
Full 3.3V or mixed 3.3V core/2.5V output operating supply
-40°C to 85°C ambient operating temperature
Available in lead-free (RoHS 6) package
Pin Assignment
XTAL_OUT
XTAL_IN
R_SEL1
R_SEL2
R_SEL0
nCLK1
CLK1
V
EE
32 31 30 29 28 27 26 25
LF1
LF0
ISET
V
CC
CLK0
nCLK0
CLK_SEL
nc
1
2
3
4
5
6
7
8
9 10 11 12 13 14 15 16
V
CCA
QA_SEL0
QA_SEL1
QB_SEL1
QB_SEL0
nQA
QA
nc
24
23
22
21
20
19
18
17
LOR0
LOR1
nc
V
CCO_LVCMOS
V
CCO_LVPECL
nQB
QB
V
EE
VCXO 19.44MHz crystal
Input Reference clock frequency selections:
19.44MHz, 38.88MHz, 77.76MHz, 155.52MHz, 311.04MHz,
622.08MHz
Output clock frequency selections:
19.44MHz, 77.76MHz, 155.52MHz, Hi-Z
ICS843002I-40
32-Lead VFQFN
5mm x 5mm x 0.925mm package body
K Package
Top View
843002I-40 Rev C 9/4/14
1
©2014 Integrated Device Technology, Inc.

843002AKI-40T相似产品对比

843002AKI-40T 843002AKI-40LFT
描述 175MHZ, FEMTOCLOCKTM VCXO BASED SONET/SDH JITTER ATTENUATOR 175MHZ, FEMTOCLOCKTM VCXO BASED SONET/SDH JITTER ATTENUATOR
STM32AD口问题
STM32模拟口有两个内部信号口,一是温度信号,二是VREFINT。VREFINT多高电压的信号??实际采集的时候对应的数字量是什么含义?...
hflf35 stm32/stm8
【学长科普】什么是射频功率放大器?有什么应用?
【学长科普】什么是射频功率放大器?有什么应用? 射频功率放大器 重点如下↓↓↓↓↓ 输入信号为射频信号,输出设备为无线传输/通信设备。 用于放大射 ......
aigtekatdz 测试/测量
PC7LPC7S78N CF70S4是什么类型的但片机
楼主你好:我是一个维修电工高级技师,在日常工作中不断接触到新的问题,有一些问题手头没有资料,今天才看到楼主发表的那么丰富的内容,一后还得多多请叫啊? PC7LPC7S78N CF70S4是什么类型的但 ......
陈继伟 单片机
新型电源 183页 PDF版.pdf
45133 45134...
wzt 电源技术
出几套毫米波雷达模块
出几套毫米波雷达模块 都是新品,测试过效果后就没用过 只能用于测距,没有角度信息,测车辆能到50米,人体10几米吧。 300一套便宜出了,有兴趣的联系哇VX:Kindred_9 461418 ...
Rays 淘e淘
XuX_NiosII嵌入式系统开发平台的下载(24G)
下载的朋友顶一下? XuX_NiosII嵌入式系统开发平台(简称:XuX_Nedp),是基于VMware Workstation桌面虚拟计算机软件,在Windows XP或者Windows 7上运行Fedora 14 Linux操作系统,进行Altera ......
xuxin813 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 676  1678  866  483  41  56  41  3  54  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved