电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P600-1FG484YI

产品描述Field Programmable Gate Array, 13824 CLBs, 600000 Gates, CMOS, PBGA484
产品类别可编程逻辑器件    可编程逻辑   
文件大小9MB,共210页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
标准
下载文档 详细参数 全文预览

A3P600-1FG484YI概述

Field Programmable Gate Array, 13824 CLBs, 600000 Gates, CMOS, PBGA484

A3P600-1FG484YI规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Microchip(微芯科技)
包装说明23 X 23 MM, 2.23 MM HEIGHT, 1 MM PITCH, FPBGA-484
Reach Compliance Codecompli

文档预览

下载PDF文档
Revision 15
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 K to 1 M System Gates
• Up to 144 Kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 Kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption (except ARM
®
-enabled ProASIC
®
3 devices)
via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
A3P015
1
15,000
128
384
1
6
2
49
QN68
• M1 ProASIC3 Devices—ARM
®
Cortex™-M1 Soft Processor
Available with or without Debug
A3P250
M1A3P250
250,000
2,048
6,144
36
8
1
Yes
1
18
4
157
QN132
7
VQ100
PQ208
PQ208
FG144/256
5
FG144/256/
484
PQ208
FG144/256/
484
PQ208
FG144/256/
484
A3P400
M1A3P400
400,000
9,216
54
12
1
Yes
1
18
4
194
A3P600
M1A3P600
600,000
13,824
108
24
1
Yes
1
18
4
235
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
ProASIC3 Devices
Cortex-M1 Devices
2
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP
3
Integrated PLL in CCCs
VersaNet Globals
4
I/O Banks
Maximum User I/Os
Package Pins
QFN
CS
VQFP
TQFP
PQFP
FBGA
A3P030
30,000
256
768
1
6
2
81
QN48, QN68,
QN132
7
VQ100
A3P060
60,000
512
1,536
18
4
1
Yes
1
18
2
96
QN132
7
CS121
VQ100
TQ144
FG144
A3P125
125,000
1,024
3,072
36
8
1
Yes
1
18
2
133
QN132
7
VQ100
TQ144
PQ208
FG144
Notes:
1. A3P015 is not recommended for new designs.
2. Refer to the
Cortex-M1
product brief for more information.
3. AES is not available for Cortex-M1 ProASIC3 devices.
4. Six chip (main) and three quadrant global networks are available for A3P060 and above.
5. The M1A3P250 device does not support this package.
6. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
7. Package not available.
† A3P015 and A3P030 devices do not support this feature.
July 2014
© 2014 Microsemi Corporation
‡ Supported only by A3P015 and A3P030 devices.
I
1394接口在PC市场萎缩 转攻消费市场
据In-Stat报道,1394在PC和外设市场正在受到来自USB的强烈挤压,但有迹象表明,在消费电子(CE)市场正出现新的生机。该高科技市场调查公司称,数字电视、有线电视机顶盒以及DVD录像机都在推动着1 ......
fighting 模拟电子
5G小基站崛起
4G时代,移动互联网的繁荣促使了网络容量需求的不断增加,80%网络业务发生在室内场景。 进入5G时代,部署频段更高,室内基站承载的业务比例随之增大。 除公网外,5G还将承载各类垂直行业 ......
兰博 机器人开发
WINCE 6.0下如何安装驱动
有个触摸屏装的WINCE 6.0,想增加一个串口,使用了USB转串口的转换器,但是驱动不知道怎么装上去,转换器的驱动只有一个DLL文件和一个INF文件,请问如何安装?...
daviu1234 嵌入式系统
【深度评测STM32 Nucleo】+st-link utility工具试用
本帖最后由 fyaocn 于 2014-12-15 11:11 编辑 进一步的测试中,从网上搜到了很多适用的工具,其中最傻瓜的就是这个ST-LINK GUI Utility了。把程序下载的板子,可以直接查看到内存的数据,更 ......
fyaocn stm32/stm8
SINA31S板载硬件资源
本帖最后由 白丁 于 2016-7-3 22:45 编辑 cpuAllwinner A31S Quad-Core(四核),ARM Cortex A7@1.0Ghz GPU PowerVR SGX544MP2 OpenGL ES2.0 Open CL1.x,DX9_3 内存 1GB DDRIII ......
白丁 嵌入式系统
[转载]DM642 DSP内存管理的一点经验
可恶的DSP又吞没了我的假期。先整理个经验,碰到类似问题可以获得些启发的: 俺的程序是QC_LDPC,传说中最占内存的信道编码,所以程序和内存的矛盾是这个程序的主要矛盾。 1. 本想在一个函数里 ......
maylove DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2831  187  1209  1225  2724  30  48  6  38  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved