电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P030-2QNG48I

产品描述Field Programmable Gate Array, 768 CLBs, 30000 Gates, CMOS
产品类别可编程逻辑器件    可编程逻辑   
文件大小6MB,共221页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
标准
下载文档 详细参数 全文预览

A3P030-2QNG48I在线购买

供应商 器件名称 价格 最低购买 库存  
A3P030-2QNG48I - - 点击查看 点击购买

A3P030-2QNG48I概述

Field Programmable Gate Array, 768 CLBs, 30000 Gates, CMOS

A3P030-2QNG48I规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Microchip(微芯科技)
包装说明8 X 8 MM, 0.90 MM HEIGHT, 0.40 MM PITCH, GREEN, QFN-48
Reach Compliance Codecompli

文档预览

下载PDF文档
Revision 18
DS0097
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 K to 1 M System Gates
• Up to 144 Kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 Kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption (except ARM
®
-enabled ProASIC
®
3 devices)
via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
ProASIC3 Devices
A3P015
1
A3P030
A3P060 A3P125
A3P250
A3P400
A3P600
2
Cortex-M1 Devices
M1A3P250 M1A3P400
M1A3P600
System Gates
15,000
30,000
60,000 125,000
250,000
400,000
600,000
Typical Equivalent Macrocells
128
256
512
1,024
2,048
VersaTiles (D-flip-flops)
384
768
1,536
3,072
6,144
9,216
13,824
RAM Kbits (1,024 bits)
18
36
36
54
108
4,608-Bit Blocks
4
8
8
12
24
FlashROM Kbits
1
1
1
1
1
1
1
3
Secure (AES) ISP
Yes
Yes
Yes
Yes
Yes
Integrated PLL in CCCs
1
1
1
1
1
4
VersaNet Globals
6
6
18
18
18
18
18
I/O Banks
2
2
2
2
4
4
4
Maximum User I/Os
49
81
96
133
157
194
235
Notes:
1. A3P015 is not recommended for new designs.
2. Refer to the
Cortex-M1
product brief for more information.
3. AES is not available for Cortex-M1 ProASIC3 devices.
4. Six chip (main) and three quadrant global networks are available for A3P060 and above.
5. The M1A3P250 device does not support this package.
6. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
7. Package not available.
• M1 ProASIC3 Devices—ARM
®
Cortex
®
-M1 Soft Processor
Available with or without Debug
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
† A3P015 and A3P030 devices do not support this feature.
‡ Supported only by A3P015 and A3P030 devices.
March 2016
© 2016 Microsemi Corporation
I
最近学AD遇到的问题
学了下stm32 的ADC ,但结果为什么在管脚不输入的时候为高(显示4095)呢? #define ADC1_DR_Address ((u32)0x4001244C) vu16 ADC1ConvertedValue; void DMA1_Config(void)//DMA1 通道 ......
DoneZ stm32/stm8
nor flash擦写
我在对Nor flash进行擦时 最后擦除完成或者对字编程操作完成后,进行校验的函数如下: bool SST39VF320X::Check_Toggle_Ready (U32 Dst, U32 MaxCycles) { U16 CurrData, PreData; ......
liang11_cn 嵌入式系统
实时时钟程序;中断检测,LED1闪烁;LED2一直亮为什们呢??
#include "msp430x54x.h" void Init_Rtc(void); void Init_Clk(void); void Init_System(void); void main(void) { WDTCTL = WDTPW + WDTHOLD; // 关看门 ......
羽翼之杨勇0102 微控制器 MCU
【MM32 eMiniBoard测评】Part3:UART测试与分析
1.MM32 UART介绍 任何 UART 双向通信至少需要两个脚:接收数据输入 (RX) 和发送数据输出 (TX)。 RX: 接收数据串行输入。通过过采样技术来区别数据和噪音,从而恢复数据。 TX: 发送数据输出 ......
PowerWorld 国产芯片交流
【求助】问一个很笨的问题,程序区分大小写吗?
就是问一下各位,IAR写程序区分大小写吗?比如我整个主程序是用小写字母编的程序,可是在部分子程序中使用了小写,且同一个变量,主程序中是小写的,可是在子程序中使用的是大写,这样是否会出 ......
calphone 微控制器 MCU
从c语言到嵌入式c语言
从c语言到嵌入式c语言...
simonprince 单片机

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2411  517  2617  351  2307  49  11  53  8  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved