电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

591WB148M352DGR

产品描述1 ps MAX JITTER CRYSTAL OSCILLATOR
文件大小95KB,共12页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

591WB148M352DGR概述

1 ps MAX JITTER CRYSTAL OSCILLATOR

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
525 MH
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 525 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 6.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 is available
with any-rate output frequency from 10 to 525 MHz. Unlike a traditional XO,
where a unique crystal is required for each output frequency, the Si590/591
uses one fixed crystal to provide a wide range of output frequencies. This IC
based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis provides
superior supply noise rejection, simplifying the task of generating low jitter
clocks in noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
temperature stability. Specific configurations are factory programmed at time
of shipment, thereby eliminating long lead times associated with custom
oscillators.
Pin Assignments:
See page 5.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
2
5
NC
GND
3
4
CLK
Si590 (CMOS)
17 k
*
Any-rate
10–525 MHz
DSPLL
®
Clock
Synthesis
OE
1
6
V
DD
OE
Fixed
Frequency
XO
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
Si591 (LVDS/LVPECL/CML)
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Preliminary Rev. 0.25 7/09
Copyright © 2009 by Silicon Laboratories
Si590/591
如何往ICM7212AM LED驱动芯片写数据?
各位朋友好: 单片机的P0.0-P0.3与icm7212Am的B0,B1,B2,B3相连;P0.4,p0.5和DA1,DA2相连,P2.0 和CS1(低电平有效),WR和CS2(低电平有效) 我的程序如下:MOV DPTR ,#OFEFFH ......
magic_jw 嵌入式系统
大家好!帮帮忙!
OMAPL138 DSP, 如果运行裸机程序,没有DDR芯片,从NandFlash下载到DSP芯片内部,DSP能运行吗?该方案可行吗? ...
folung DSP 与 ARM 处理器
本周精彩博文分享
您可依靠一个电池驱动器让设备持续运行 281173 当您的价值不菲的新型无人机忙于在2,000英尺的高空捕获4K超高清视频时,您最担心的事情莫过于它是否有足够的“电量”帮您完成新的YouTube ......
橙色凯 TI技术论坛
从quartus到modelsim的问题
基于课程 Altera FPGA设计技巧提高实训 的讨论 https://training.eeworld.com.cn/course/575 242461请问这是什么问题啊?怎么解决? ...
e与或非 FPGA/CPLD
“三大运营商”没了?第四巨头出现!
广电计划今年内将700MHz 5G基站数量增加至28万座。 在日前举办的2022年世界电信和信息社会日大会开幕式上,中国广播电视网络集团有限公司董事长宋起柱确认,2021年广电与移动联手,建设了20 ......
qwqwqw2088 无线连接
LPC1500体验+(ADC例程)
话不多说,直接上程序 int main(void) { uint32_t ucRegVal; char ucAdc_Str; ADC_Config adc_Config; ADC_Config *pAdc_config = &adc_Config; ......
dj狂人 NXP MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1266  2037  937  1355  63  27  53  2  59  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved