电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

591PA148M352DGR

产品描述1 ps MAX JITTER CRYSTAL OSCILLATOR
文件大小95KB,共12页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

591PA148M352DGR概述

1 ps MAX JITTER CRYSTAL OSCILLATOR

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
525 MH
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 525 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 6.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 is available
with any-rate output frequency from 10 to 525 MHz. Unlike a traditional XO,
where a unique crystal is required for each output frequency, the Si590/591
uses one fixed crystal to provide a wide range of output frequencies. This IC
based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis provides
superior supply noise rejection, simplifying the task of generating low jitter
clocks in noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
temperature stability. Specific configurations are factory programmed at time
of shipment, thereby eliminating long lead times associated with custom
oscillators.
Pin Assignments:
See page 5.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
2
5
NC
GND
3
4
CLK
Si590 (CMOS)
17 k
*
Any-rate
10–525 MHz
DSPLL
®
Clock
Synthesis
OE
1
6
V
DD
OE
Fixed
Frequency
XO
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
Si591 (LVDS/LVPECL/CML)
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Preliminary Rev. 0.25 7/09
Copyright © 2009 by Silicon Laboratories
Si590/591
基于FPGA的立体匹配的问题
现在研二,要进入课题,课题就是关于FPGA实现两幅图片的立体匹配问题,对于FPGA来说,是一个初学者,不知道要怎么弄?要学习FPGA的哪些知识,怎么样搭建课题结构,一片茫然········请各 ......
yuechenping FPGA/CPLD
时序约束出现问题
我没有办法对时钟进行约束,出现的是这样的,我把它自动生成的注释掉还是不行,Ignored create_clock: Incorrect assignment for clock. Source node: SYSCLK already has a clock(s) assigned ......
3008202060 FPGA/CPLD
传感器创新难:技术、开发谁拖了谁的后腿?
“谁能给我一款更好的Sensor,超越小米的Sensor,不用和我谈Cost。”——华为丁险峰 “好的技术都有,但缺乏应用场景或出于成本考量,有些高端Sensor并没有市场。”——ST Microelectronics执 ......
azhiking 综合技术交流
SimpliciTi功耗问题
请问各位大侠,SimpliciTi官方例程的ED端功耗如何降低?我在EM-CC430-6137实验板测试,居然不低于2mA。...
wh87053 无线连接
最早的计价器
是公元前1世纪由维特鲁维发明的里程器,也就是现在说的计价器,没想到维特鲁维老爷爷不但会写《建筑十书》,还会搞发明,佩服一个先。这个里程器是由三个齿轮组成的。 42229 第一级齿轮装 ......
xyh_521 创意市集
(转)万物皆可Linux:大神Martin发布18个补丁让M1 Mac初步运行Linux
转自:https://www.cnbeta.com/articles/tech/1087081.htm 安全公司 Corelium 正致力于推进适用于 M1 Mac 设备的 Linux 发行版本,上月宣布初步移植 Linux Kernel 补丁。与此同时独立开 ......
dcexpert 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2879  293  2021  2203  1751  34  51  7  36  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved