电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

591NB148M352DGR

产品描述1 ps MAX JITTER CRYSTAL OSCILLATOR
文件大小95KB,共12页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

591NB148M352DGR概述

1 ps MAX JITTER CRYSTAL OSCILLATOR

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
525 MH
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 525 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 6.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 is available
with any-rate output frequency from 10 to 525 MHz. Unlike a traditional XO,
where a unique crystal is required for each output frequency, the Si590/591
uses one fixed crystal to provide a wide range of output frequencies. This IC
based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis provides
superior supply noise rejection, simplifying the task of generating low jitter
clocks in noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
temperature stability. Specific configurations are factory programmed at time
of shipment, thereby eliminating long lead times associated with custom
oscillators.
Pin Assignments:
See page 5.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
2
5
NC
GND
3
4
CLK
Si590 (CMOS)
17 k
*
Any-rate
10–525 MHz
DSPLL
®
Clock
Synthesis
OE
1
6
V
DD
OE
Fixed
Frequency
XO
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
Si591 (LVDS/LVPECL/CML)
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Preliminary Rev. 0.25 7/09
Copyright © 2009 by Silicon Laboratories
Si590/591
FPGA学习笔记-----FPGA的竞争冒险
532636 ...
至芯科技FPGA大牛 FPGA/CPLD
非连续内存的配置问题,求救
我现在遇到一个问题,2450需要128M内存,但不幸的是,两个内存地址是不连续的。 看wince的文档,config.bib中 memory一节有这样的描述: RAM Specifies the range of virtual addresses ava ......
jameguom 嵌入式系统
高云GW1N开发板LED和时钟的引脚定义文件和给高云的一点小建议
为了实现这16个LED的控制,我建了一个EXCEL表格 577759 没有直接写代码是因为开发板上的LED丝印有点乱 577760 参考原理图需要先找丝印对应的LED,然后查看网络标号,再通 ......
littleshrimp 国产芯片交流
VB 同步sql数据库问题 高分求例子
帮忙提供vb.net 在mobile 5 for ppc上同步sql mobile (sql ce3.0)的例子阿 我写了一个就是不行呢 Dim cerepl As New SqlCeReplication With cerepl .Publish ......
lnf99 嵌入式系统
模电三极管
三极管的NPN知道怎么使用,但是PNP怎么使用呢。为什么看到的图总是倒过来的,箭头画在上面,有没有前辈给指导一下,还有电压大小压降是什么样的。 ...
如此美好 模拟电子
CC2530视频TinyOS(RPL路由,eclipse yeti2插件)和Contiki(border-router,ping6实验)
cc2530的视频1,使用虚拟机镜像完成cc2530的tinyos(cygwin+eclipse+yeti2),对tinyos简单例程测试RPL路由测试2,cc2530 contiki的基础实验例程,包括两个基础例程下载测试和border_router的ping6 ......
dan158185 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2019  2216  2320  1001  1029  16  31  35  40  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved