电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

591KC148M352DGR

产品描述1 ps MAX JITTER CRYSTAL OSCILLATOR
文件大小95KB,共12页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

591KC148M352DGR概述

1 ps MAX JITTER CRYSTAL OSCILLATOR

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
525 MH
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 525 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 6.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 is available
with any-rate output frequency from 10 to 525 MHz. Unlike a traditional XO,
where a unique crystal is required for each output frequency, the Si590/591
uses one fixed crystal to provide a wide range of output frequencies. This IC
based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis provides
superior supply noise rejection, simplifying the task of generating low jitter
clocks in noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
temperature stability. Specific configurations are factory programmed at time
of shipment, thereby eliminating long lead times associated with custom
oscillators.
Pin Assignments:
See page 5.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
2
5
NC
GND
3
4
CLK
Si590 (CMOS)
17 k
*
Any-rate
10–525 MHz
DSPLL
®
Clock
Synthesis
OE
1
6
V
DD
OE
Fixed
Frequency
XO
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
Si591 (LVDS/LVPECL/CML)
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Preliminary Rev. 0.25 7/09
Copyright © 2009 by Silicon Laboratories
Si590/591
电子书—财富中国的时间简史(第五版)
道可道—财富中国的时间简史(第五版) 是有关中国经济史的电子书,从古到今对创造财富和分配财富进行了阐述。 相对第四版(141118),第五版(161028)增加全新的第六部分166页内容。 ......
可道道 聊聊、笑笑、闹闹
拜托各位大侠帮忙给写一个20KHZ的PWM波!
#include <msp430x44x.h>void main(void){ WDTCTL = WDTPW +WDTHOLD; TACTL = TASSEL1 + TACLR; // SMCLK, 清除 TAR CCR0 = 512-1; // PWM周期 CCTL1 = OUTMOD_7; CCR1 = 384; //占空比 38 ......
qq66847958 微控制器 MCU
关于MODEM通讯的问题
有没有人用过 VeriFone公司的 zontalk 2000?一种从PC上下载数据到终端机的软件,在传输过程中老出问题, 当数据大与约7K多时候,就提示Too many NAKs in sending packet! 但小与7K的数据却能下 ......
sawos 嵌入式系统
请问dsp55系列的spi口如何配置啊?
如题,诚心求教...
cubotao5187169 DSP 与 ARM 处理器
关于MSP430片上AD做示波器
以前用Atmega16跟蓝屏的12864做过一个简易的示波器,因为mega16的差分输入能选择增益,所以能看幅值是几个mV级别的波形,但是因为AD采样速率的限制,能够显示频率很低,最高大概就3KHz。最近用M ......
roc1472 微控制器 MCU
TPS51125RGER 的技术应用求指导
TPS51125RGER 想知道这个IC的技术应用领域,知道的欢迎交流 ...
达瑞诚科技 工业自动化与控制

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 477  1701  878  207  633  52  49  47  28  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved