电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

591KB148M352DGR

产品描述1 ps MAX JITTER CRYSTAL OSCILLATOR
文件大小95KB,共12页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

591KB148M352DGR概述

1 ps MAX JITTER CRYSTAL OSCILLATOR

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
525 MH
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 525 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 6.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 is available
with any-rate output frequency from 10 to 525 MHz. Unlike a traditional XO,
where a unique crystal is required for each output frequency, the Si590/591
uses one fixed crystal to provide a wide range of output frequencies. This IC
based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis provides
superior supply noise rejection, simplifying the task of generating low jitter
clocks in noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
temperature stability. Specific configurations are factory programmed at time
of shipment, thereby eliminating long lead times associated with custom
oscillators.
Pin Assignments:
See page 5.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
2
5
NC
GND
3
4
CLK
Si590 (CMOS)
17 k
*
Any-rate
10–525 MHz
DSPLL
®
Clock
Synthesis
OE
1
6
V
DD
OE
Fixed
Frequency
XO
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
Si591 (LVDS/LVPECL/CML)
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Preliminary Rev. 0.25 7/09
Copyright © 2009 by Silicon Laboratories
Si590/591
为什么ZwCreateFile总是返回STATUS_INVALID_PARAMETER?
各位大哥,求救………… 文件存在,只是想打开,可是ZwCreateFile总返回的是0xC000000D,即STATUS_INVALID_PARAMETER。请问是什么问题? 谢谢!! 源代码如下: HANDLE hFileHa ......
Maywolf 嵌入式系统
【AT-START-F425测评】 评测汇总
雅特力AT-START-F425,总体来说,非常亲近开发者,代码结构非常简洁,使用方便,示例代码丰富,对开发者相当友好,个人还是非常喜欢的。 本次的评测汇总如下: 【AT-START-F425测评】一、 ......
kit7828 国产芯片交流
急问 virtools与力反馈器
小弟毕设设计virtools环境与力反馈器的交互,在用virtools sdk开发力反馈的模块时遇到了困难,想请教各位老大,有没有相应的资源可以提供或予以指导,跪求了!...
shenyong 嵌入式系统
做过红外的请帮我,不知道windows是如何处理的.
我想做一个总线过滤驱动,拦截红外设备的读写操作,对其读写进行控制,我将其加入HKEY_LOCAL_MACHINE\SYSTEM\CurrentControlSet\Control\Class\{6BDD1FC5-810F-11D0-BEC7-08002BE2092F}的upfilter ......
caiguo_zhang 嵌入式系统
200ppi转以太网通过4Gwifi在医药设备移动平台(平板电脑、手机)
摘要 现场采用西门子S7-200PLC自带的MPI/PPI口,兴达易控PPI-ETH-XD1.0以太网通讯模块拓展出一个网口供上位通讯使用,通过4Gwifi 628700 组网图示 1.在每台PLC上安装一个西门子 ......
兴达易控 无线连接
msp430g2553延时函数的问题!!!
如果全部保持默认,以下的延时函数都正常,如果加上 BCSCTL1 = CALBC1_8MHZ; // Set range DCOCTL = CALDCO_8MHZ; // Set DCO step + modulation 这两句,那些延时函数就不对了。 在8M的时 ......
baokeyu 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1605  167  1688  707  1683  30  25  49  28  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved