电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

591EB148M352DGR

产品描述1 ps MAX JITTER CRYSTAL OSCILLATOR
文件大小95KB,共12页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

591EB148M352DGR概述

1 ps MAX JITTER CRYSTAL OSCILLATOR

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
525 MH
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 525 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 6.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 is available
with any-rate output frequency from 10 to 525 MHz. Unlike a traditional XO,
where a unique crystal is required for each output frequency, the Si590/591
uses one fixed crystal to provide a wide range of output frequencies. This IC
based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis provides
superior supply noise rejection, simplifying the task of generating low jitter
clocks in noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
temperature stability. Specific configurations are factory programmed at time
of shipment, thereby eliminating long lead times associated with custom
oscillators.
Pin Assignments:
See page 5.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
2
5
NC
GND
3
4
CLK
Si590 (CMOS)
17 k
*
Any-rate
10–525 MHz
DSPLL
®
Clock
Synthesis
OE
1
6
V
DD
OE
Fixed
Frequency
XO
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
Si591 (LVDS/LVPECL/CML)
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Preliminary Rev. 0.25 7/09
Copyright © 2009 by Silicon Laboratories
Si590/591
高考结束,你是怎么疯玩的吗?
三年苦读,让我们没有时间去轻松!让我们失去了最应该张狂的时间! 还记得你那年高考结束时,你疯玩的情景吗?大家一起来分享一下吧!...
maylove 聊聊、笑笑、闹闹
msp430+12864+加速度计的创意
闲得无聊,DIY个游戏机,满足儿时梦想 http://v.youku.com/v_show/id_XNDIwMjk4MzUy.html 本帖最后由 aiyin 于 2013-1-3 19:54 编辑 ]...
aiyin 微控制器 MCU
它山之石,可以攻玉——STM32F769官方代码探索
本帖最后由 waihekor 于 2017-1-3 22:46 编辑 我一直习惯用Keil MDK进行STM32的开发,对于5.0以上的Keil MDK版本,Keil官方提供了Software Packs对器件进行支持,keil官网提供了STM32 ......
waihekor stm32/stm8
数据排序
遇到一个问题,请大侠帮忙。 每10个时钟周期到达一个24比特宽的数,需要与之前的1024个数据比较,得出最大的放在前面。换句话说就是10拍之内要与前面的1024个数据中的10个做比较,准确的得到 ......
zhoudaoxi FPGA/CPLD
ARM中断信号量问题
在C调用汇编的时候可以用__swi(int)来设置信号量,编译器也会自动识别,但是在汇编里的中断怎么设置信号量啊??而这个信号量是存放在哪里的??谢谢!!...
kiny ARM技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2546  77  1706  2578  420  19  13  52  56  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved