电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

591BB148M352DG

产品描述1 ps MAX JITTER CRYSTAL OSCILLATOR
文件大小95KB,共12页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

591BB148M352DG概述

1 ps MAX JITTER CRYSTAL OSCILLATOR

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
525 MH
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 525 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 6.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 is available
with any-rate output frequency from 10 to 525 MHz. Unlike a traditional XO,
where a unique crystal is required for each output frequency, the Si590/591
uses one fixed crystal to provide a wide range of output frequencies. This IC
based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis provides
superior supply noise rejection, simplifying the task of generating low jitter
clocks in noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
temperature stability. Specific configurations are factory programmed at time
of shipment, thereby eliminating long lead times associated with custom
oscillators.
Pin Assignments:
See page 5.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
2
5
NC
GND
3
4
CLK
Si590 (CMOS)
17 k
*
Any-rate
10–525 MHz
DSPLL
®
Clock
Synthesis
OE
1
6
V
DD
OE
Fixed
Frequency
XO
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
Si591 (LVDS/LVPECL/CML)
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Preliminary Rev. 0.25 7/09
Copyright © 2009 by Silicon Laboratories
Si590/591
如何跳转到stm32f的bootloader初探:
1FFFF0000200LSLSR0,R0#0x81FFFF0022000MOVSR0#0x01FFFF004F7491FFFSBFXPC,R9,#7,#32;Warning,UNPREDICTABLEinstr1FFFF008F01F1FFFTSTPC,#0xFF00FF;Warning,UNPREDICTABLEinstr1FFFF00CF02 ......
luogs stm32/stm8
WinCE5.0网络开发的若干问题
各位大人~~~~ 最近用C#在WinCE5.0系统下开发一个简单的小游戏,有网络连接功能(能两个人一个玩,像QQ的找茬一样),使用TCP/IP传输协议。实验箱是博创的UP-NETARM2410-s。现在遇到一个 ......
jekr 嵌入式系统
FPGA DSP EMIF通信
想要设计一个DSP与FPGA实时通信的接口,想用EMIF接口,只用双扣RAM呢!还是直接用异步RAM的时序实现,哪位大神用过,哪个速度更快啊?...
wildbeast DSP 与 ARM 处理器
为啥J-Flash还要license,否则不能dubug
人们买J-Link不是已经花钱了吗,为啥一个J-Flash还要收费。今天用IAR调试着调试着出弹窗了,之前还没有明白时什么问题,后来发现需要license。我用的时J-Flash V6.16e,这可怎么搞,怎么搞 ......
watershade NXP MCU
木头手机一点也不“木”
随着人们对于环保的不断重视,木质手机渐渐浮出水面,逐渐成为人们关注的热点。近日,一款由韩国设计师Hyun Jin Yoon和Eun Hak Lee两人设计的木质出现了,这款Maple木质手机的原材料是非洲黑木 ......
xyh_521 创意市集
根据环数看电阻多大
熟记第一、二环每种颜色所代表的数。可这样记忆:棕1,红2,橙3,黄4,绿5,蓝6,紫7,灰8,白9,黑0。这样连起来读,多复诵几遍便可记住。 记准记牢第三环颜色所代表的 阻值范围,这一点是快 ......
swz 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1474  1000  1904  270  530  56  37  46  31  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved