电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

590RC148M352DG

产品描述1 ps MAX JITTER CRYSTAL OSCILLATOR
文件大小95KB,共12页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

590RC148M352DG概述

1 ps MAX JITTER CRYSTAL OSCILLATOR

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
525 MH
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 525 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 6.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 is available
with any-rate output frequency from 10 to 525 MHz. Unlike a traditional XO,
where a unique crystal is required for each output frequency, the Si590/591
uses one fixed crystal to provide a wide range of output frequencies. This IC
based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis provides
superior supply noise rejection, simplifying the task of generating low jitter
clocks in noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
temperature stability. Specific configurations are factory programmed at time
of shipment, thereby eliminating long lead times associated with custom
oscillators.
Pin Assignments:
See page 5.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
2
5
NC
GND
3
4
CLK
Si590 (CMOS)
17 k
*
Any-rate
10–525 MHz
DSPLL
®
Clock
Synthesis
OE
1
6
V
DD
OE
Fixed
Frequency
XO
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
Si591 (LVDS/LVPECL/CML)
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Preliminary Rev. 0.25 7/09
Copyright © 2009 by Silicon Laboratories
Si590/591
求会布高速板兼职的大大们...
求会布高速板的兼职者... 我们在做一个ARM的产品.主频1G,DDR2内存...寻找会布高速板的.最好是会用ALLGERO自动或半自动布板的. 请速联系QQ:705489316 谢谢!!!...
cclgyzx 嵌入式系统
讲述工程师的技术人生故事
我,电子工程师,在国内学英语超过十年,不会听,不会读,2006年2月4日登陆英国,经过一个星期的休整后,在4.12日开始了找工经历。 所谓的找工,也就是在jobserve.com和reed.co.uk两个网站 ......
1ying 汽车电子
DAC后的放大电路
我想通过DAC后先把电压放大到 25v左右,然后功率放大后驱动直流风机转动。请问用什么放大器芯片,功率放大用什么? ...
茹古涵今 电子竞赛
51单片机串口中断与定时中断同时开启,只有定时中断好用,串口无法通讯
只能实现定时器中断,无法实现串口中断发送数据,但屏蔽掉定时器中断服务子程序后串口中断就好用,求大神帮忙看看哪里出了问题。 发送端程序 #include //通用89C52头文件 sbit bz = P2 ......
1501828905 51单片机
在线等!哪位大侠用过三星NAND FLASH K9K8G08U0A
小弟我最近再用NAND FLASH K9K8G08U0A(8Gbit)作为DSP2812的外扩存储器,我是用IO口模拟时序进行读写,按照三星的技术文档现在写了页写(Page _Write)和页读(Page_Read)两个函数,把一页写入 ......
freebigfish 嵌入式系统
我的调皮女友——金钱豹(上)
某天MM在睡觉,我不小心把她弄醒,她暴怒: 老娘梦见吃金钱豹自助呢,刚把大虾的壳剥好! ...
richiefang 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 100  2348  1566  280  2780  1  17  47  7  58 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved