电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

590RA148M352DG

产品描述1 ps MAX JITTER CRYSTAL OSCILLATOR
文件大小95KB,共12页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

590RA148M352DG概述

1 ps MAX JITTER CRYSTAL OSCILLATOR

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
525 MH
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 525 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 6.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 is available
with any-rate output frequency from 10 to 525 MHz. Unlike a traditional XO,
where a unique crystal is required for each output frequency, the Si590/591
uses one fixed crystal to provide a wide range of output frequencies. This IC
based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis provides
superior supply noise rejection, simplifying the task of generating low jitter
clocks in noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
temperature stability. Specific configurations are factory programmed at time
of shipment, thereby eliminating long lead times associated with custom
oscillators.
Pin Assignments:
See page 5.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
2
5
NC
GND
3
4
CLK
Si590 (CMOS)
17 k
*
Any-rate
10–525 MHz
DSPLL
®
Clock
Synthesis
OE
1
6
V
DD
OE
Fixed
Frequency
XO
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
Si591 (LVDS/LVPECL/CML)
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Preliminary Rev. 0.25 7/09
Copyright © 2009 by Silicon Laboratories
Si590/591
.DSN文件打开是乱码问题求教
文件用Cadance 16.6打开是乱码,怎么解决呢?急 啊!!!!!!!!!!!!!! 438112 ...
强壮的章鱼 PCB设计
(转)存储的三种阶段
转自http://mp.weixin.qq.com/s?__biz=MzA5MzMwMTc2Ng==&mid=403196724&idx=1&sn=714cbfc447df407c102d5e93f750a0e8&3rd=MzA3MDU4NTYzMw==&scene=6#rd 本文只是我自己的个人想法,不代表任 ......
白丁 FPGA/CPLD
EMC测试系统中混合接头的研制
本文就TEM cell辐射发射测试系统中一个关健部件(0度和180度混合接头)进行了研制。来用高性能的魔T混合网络,从而实现了2路信号的“和”与“差”输出.最后,给出了其测试结果。...
JasonYoo 测试/测量
考考!对大家有益处,不用单片机和IC,你能用分离元件实现以下功能!
镍氢电池3.6V,低压保护通常在3V左右,当充满正常使用即放电,LED放电至3V以下时保护而关断,关断之后电压会回升,回升的结果是LED再次被点亮,然后又低压保护,如此反复(尤其大电流放电更明显 ......
gh131413 模拟电子
EEWORLD大学堂----带有呼吸和旋转效果的 LED 光环解决方案介绍
带有呼吸和旋转效果的 LED 光环解决方案介绍:https://training.eeworld.com.cn/course/4300...
hi5 电源技术
【GD32L233C-START测评】板载资源介绍
本帖最后由 paty 于 2022-4-14 17:24 编辑 开发板俯视图 599900 1.开发板主控芯片GD32L233CCT6;搭载ARM-Cortex-M23内核、最高64MHz频率、256K-Flash、32K-SRAM、通用IO-43个、串 ......
paty GD32 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 494  101  283  251  1214  50  5  47  43  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved