电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

590MA148M352DG

产品描述1 ps MAX JITTER CRYSTAL OSCILLATOR
文件大小95KB,共12页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

590MA148M352DG概述

1 ps MAX JITTER CRYSTAL OSCILLATOR

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
525 MH
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 525 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 6.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 is available
with any-rate output frequency from 10 to 525 MHz. Unlike a traditional XO,
where a unique crystal is required for each output frequency, the Si590/591
uses one fixed crystal to provide a wide range of output frequencies. This IC
based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis provides
superior supply noise rejection, simplifying the task of generating low jitter
clocks in noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
temperature stability. Specific configurations are factory programmed at time
of shipment, thereby eliminating long lead times associated with custom
oscillators.
Pin Assignments:
See page 5.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
2
5
NC
GND
3
4
CLK
Si590 (CMOS)
17 k
*
Any-rate
10–525 MHz
DSPLL
®
Clock
Synthesis
OE
1
6
V
DD
OE
Fixed
Frequency
XO
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
Si591 (LVDS/LVPECL/CML)
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Preliminary Rev. 0.25 7/09
Copyright © 2009 by Silicon Laboratories
Si590/591
发个好贴给大家 ADUC CPU培训资料
哈哈哈哈 讲话的哦。讲中文的哦。刚好14点多兆。 105269 解压后点击presentation.htm 本帖最后由 damiaa 于 2012-11-19 22:20 编辑 ]...
damiaa ADI 工业技术
如何学习PID
最近在学PID,做个什么东西能拿来练手? ...
gaoyingjia 电子竞赛
使用PyPortal展示克利夫兰艺术博物馆的艺术品
457877 介绍 如今,不仅在博物馆内,在室外都在扩大公众对其艺术收藏品的访问。数字化举措将曾经被归入博物馆范围的艺术品带给了21世纪的全球观众。这些现代博物馆已实质上成为新的内容提 ......
dcexpert MicroPython开源版块
LPC4370重磅来袭 有奖问答赢好礼!(已颁奖)
>>颁奖礼:LPC4370重磅来袭 有奖问答赢好礼! -------------------------------------------------------------------------- 活动时间:2013年12月11日——2014年2月28日 活动详情:> ......
苏莎莎 单片机
关于C28 CPU寄存器的绝对地址问题
在说明书上看到,如PIE Interrupt Acknowledge Register (PIEACK) Register (Address 0xCE1) 在中断中,为了清除中断响应标志,就使用: ;PieCtrlRegs.PIEACK.all = PIEACK_GROUP1; MO ......
dontium 微控制器 MCU
求助: Remote Process Viewer 不能连接设备?
ActiveSync已经与ARM开发板建立了连接,并且正常。可是通过PB中的Remote Process Viewer与开发板不能建立连接,其中Device Properties连接选项Transport, Startup都是设置为Microsoft ActiveS ......
pipitu 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2697  1643  2223  1717  2064  35  43  2  49  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved