电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V547S90PF9

产品描述ZBT SRAM, 128KX36, 9ns, CMOS, PQFP100, 14 X 20 MM, PLASTIC, TQFP-100
产品类别存储    存储   
文件大小1MB,共19页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71V547S90PF9概述

ZBT SRAM, 128KX36, 9ns, CMOS, PQFP100, 14 X 20 MM, PLASTIC, TQFP-100

IDT71V547S90PF9规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompli
ECCN代码3A991.B.2.A
最长访问时间9 ns
其他特性FLOW-THROUGH ARCHITECTURE
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度4718592 bi
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量100
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX36
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)240
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度14 mm

文档预览

下载PDF文档
128K X 36, 3.3V Synchronous
IDT71V547S/XS
SRAM with ZBT™ Feature, Burst
Counter and Flow-Through Outputs
Features
128K x 36 memory configuration, flow-through outputs
Supports high performance system speed - 95 MHz
(8ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized signal eliminates the need to
control
OE
Single R/W (READ/WRITE) control pin
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
Single 3.3V power supply (±5%)
Packaged in a JEDEC standard 100-pin TQFP package
Description
The IDT71V547 is a 3.3V high-speed 4,718,592-bit (4.5 Megabit)
synchronous SRAM organized as 128K x 36 bits. It is designed to eliminate
dead bus cycles when turning the bus around between reads and writes,
or writes and reads. Thus it has been given the name ZBT
TM
, or Zero Bus
Turn-around.
Address and control signals are applied to the SRAM during one clock
cycle, and on the next clock cycle, its associated data cycle occurs, be it
read or write.
The IDT71V547 contains address, data-in and control signal registers.
The outputs are flow-through (no output data register). Output enable is
the only asynchronous signal and can be used to disable the outputs at
any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V547 to
be suspended as long as necessary. All synchronous inputs are
ignored when
CEN
is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three is not active
when ADV/LD is low, no new memory operation can be initiated and any
burst in progress is stopped. However, any pending data transfers (reads
or writes) will be completed. The data bus will tri-state one cycle after the
chip was deselected or write initiated.
The IDT71V547 has an on-chip burst counter. In the burst mode, the
IDT71V547 can provide four cycles of data for a single address presented
to the SRAM. The order of the burst sequence is defined by the
LBO
input
pin. The
LBO
pin selects between linear and interleaved burst sequence.
The ADV/LD signal is used to load a new external address (ADV/LD =
LOW) or increment the internal burst counter (ADV/LD = HIGH).
The IDT71V547 SRAM utilizes IDT's high-performance, high-volume
3.3V CMOS process, and is packaged in a JEDEC Standard 14mm x
20mm 100-pin thin plastic quad flatpack (TQFP) for high board density.
Pin Description Summary
A
0
- A
16
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
I/O
0
- I/O
31
, I/O
P1
-
I/O
P4
V
DD
V
SS
Address Inputs
Three Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance Burst Address / Load New Address
Linear / Interleaved Burst Order
Data Input/Output
3.3V Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Static
Static
3822 tbl 01
ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola Inc.
OCTOBER 2008
DSC-3822/04
1
©2007 Integrated Device Technology, Inc.
同时使用两个串口中断的问题
我想编写一个程序,同时使用串口0和串口1,两个串口都能收也能发, 如串口0收到之后从串口1发出去,串口1收到数据之后从串口0发出去, 这样的功能是不是得需要用2个中断啊, 如果用了两个中 ......
sint27 微控制器 MCU
POL热阻测量及SOA评估
本帖最后由 qwqwqw2088 于 2022-7-7 14:04 编辑 为了满足更小的方案尺寸以降低系统成本,小型化和高功率密度成为了近年来DCDC和LDO的发展趋势,这也对方案的散热性能提出了更高的要求。本文 ......
qwqwqw2088 模拟与混合信号
TI_DSP处理器的分类
德州仪器(TI) 为各种应用(包括基于 ARM® 的微处理器(ARM MPU) 和数字信号处理器 (DSP))的开发提供了广泛的嵌入式处理器平台。 Sitara™ ARM 微处理器 – Sitara 产品平台包括高 ......
fish001 微控制器 MCU
有奖直播报名进行中:英飞凌智能电机驱动方案
直播主题:英飞凌智能电机驱动方案 直播介绍:变频电机驱动是节能减排的重要手段,以白色家电为例,其变频比例持续增加。为了满足客户快速变化的需求,英飞凌提供一站式的服务,以多种集成度的 ......
EEWORLD社区 综合技术交流
xinlinx的加密以及其prom使用请教
两个问题:1,如何将下载到FPGA和PROM里的代码加密?2.配置fpga用的prom可否作为外部存储器使用?这样的话,对于无需太大存储器的设计,就可以省掉一个片子的空间了...
qd0090 FPGA/CPLD
TCP Server lwip 最大连接数问题
看了academic的Enet_tcp的工程,有几个问题想请教 1、如何知道lwip的最大连接数,如何设置? 2、TCP_Server时,若系统复位,该工程无法自动取消/关闭tcp连接,需要客户端断开连接,重新连接才 ......
tolife 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2131  813  1821  826  2897  43  17  37  59  3 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved