电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT70V05S20G

产品描述Dual-Port SRAM, 8KX8, 20ns, CMOS, CPGA68, 1.180 X 1.180 INCH, 0.160 INCH HEIGHT, CERAMIC, PGA-68
产品类别存储    存储   
文件大小169KB,共22页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT70V05S20G概述

Dual-Port SRAM, 8KX8, 20ns, CMOS, CPGA68, 1.180 X 1.180 INCH, 0.160 INCH HEIGHT, CERAMIC, PGA-68

IDT70V05S20G规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码PGA
包装说明PGA, PGA68,11X11
针数68
Reach Compliance Code_compli
ECCN代码EAR99
最长访问时间20 ns
I/O 类型COMMON
JESD-30 代码S-CPGA-P68
JESD-609代码e0
长度29.464 mm
内存密度65536 bi
内存集成电路类型DUAL-PORT SRAM
内存宽度8
功能数量1
端口数量2
端子数量68
字数8192 words
字数代码8000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织8KX8
输出特性3-STATE
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码PGA
封装等效代码PGA68,11X11
封装形状SQUARE
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源3.3 V
认证状态Not Qualified
座面最大高度5.207 mm
最大待机电流0.005 A
最小待机电流3 V
最大压摆率0.2 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式PIN/PEG
端子节距2.54 mm
端子位置PERPENDICULAR
处于峰值回流温度下的最长时间30
宽度29.464 mm

文档预览

下载PDF文档
HIGH-SPEED 3.3V
8K x 8 DUAL-PORT
STATIC RAM
Features
x
x
IDT70V05S/L
x
x
True Dual-Ported memory cells which allow simultaneous
reads of the same memory location
High-speed access
– Commercial: 15/20/25/35/55ns (max.)
– Industrial: 20/25/35/55ns (max.)
Low-power operation
– IDT70V05S
Active: 400mW (typ.)
Standby: 3.3mW (typ.)
– IDT70V05L
Active: 380mW (typ.)
Standby: 660
µ
W (typ.)
IDT70V05 easily expands data bus width to 16 bits or more
x
x
x
x
x
x
x
x
using the Master/Slave select when cascading more than
one device
M/S = V
IH
for
BUSY
output flag on Master
M/S = V
IL
for
BUSY
input on Slave
Interrupt Flag
On-chip port arbitration logic
Full on-chip hardware support of semaphore signaling
between ports
Fully asynchronous operation from either port
TTL-compatible, single 3.3V (±0.3V) power supply
Available in 68-pin PGA and PLCC, and a 64-pin TQFP
Industrial temperature range (-40°C to +85°C) is available
for selected speeds
Functional Block Diagram
OE
L
R/
W
L
OE
R
CE
R
R/
W
R
CE
L
I/O
0L
- I/O
7L
I/O
Control
I/O
Control
I/O
0R
-I/O
7R
BUSY
L
(1,2)
A
12L
A
0L
Address
Decoder
13
BUSY
R
(1,2)
MEMORY
ARRAY
13
Address
Decoder
A
12R
A
0R
CE
L
OE
L
R/
W
L
SEM
L
INT
L
(2)
NOTES:
1. (MASTER):
BUSY
is output; (SLAVE):
BUSY
is input.
2.
BUSY
outputs and
INT
outputs are non-tri-stated push-pull.
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
CE
R
OE
R
R/W
R
M/
S
SEM
R
INT
R
(2)
2941 drw 01
MARCH 2000
1
©2000 Integrated Device Technology, Inc.
DSC 2941/6

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 40  2344  1461  1965  785  1  48  30  40  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved