电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V016HSA12BFGI

产品描述Standard SRAM, 64KX16, 12ns, CMOS, PBGA48
产品类别存储    存储   
文件大小908KB,共9页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

71V016HSA12BFGI概述

Standard SRAM, 64KX16, 12ns, CMOS, PBGA48

71V016HSA12BFGI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
Reach Compliance Codecompli
最长访问时间12 ns
I/O 类型COMMON
JESD-30 代码R-PBGA-B48
JESD-609代码e1
内存密度1048576 bi
内存集成电路类型STANDARD SRAM
内存宽度16
湿度敏感等级3
端子数量48
字数65536 words
字数代码64000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织64KX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码FBGA
封装等效代码BGA48,6X8,30
封装形状RECTANGULAR
封装形式GRID ARRAY, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
最大待机电流0.01 A
最小待机电流3 V
最大压摆率0.16 mA
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距0.75 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
Base Number Matches1

文档预览

下载PDF文档
3.3V CMOS Static RAM
1 Meg (64K x 16-Bit)
Features
IDT71V016SA/HSA
Description
The IDT71V016 is a 1,048,576-bit high-speed Static RAM organized
as 64K x 16. It is fabricated using IDT’s high-perfomance, high-reliability
CMOS technology. This state-of-the-art technology, combined with inno-
vative circuit design techniques, provides a cost-effective solution for high-
speed memory needs.
The IDT71V016 has an output enable pin which operates as fast
as 5ns, with address access times as fast as 10ns. All bidirectional
inputs and outputs of the IDT71V016 are LVTTL-compatible and operation
is from a single 3.3V supply. Fully static asynchronous circuitry is used,
requiring no clocks or refresh for operation.
The IDT71V016 is packaged in a JEDEC standard 44-pin Plastic
SOJ, a 44-pin TSOP Type II, and a 48-ball plastic 7 x 7 mm FBGA.
64K x 16 advanced high-speed CMOS Static RAM
Equal access and cycle times
— Commercial: 10/12/15/20ns
— Industrial: 12/15/20ns
One Chip Select plus one Output Enable pin
Bidirectional data inputs and outputs directly
LVTTL-compatible
Low power consumption via chip deselect
Upper and Lower Byte Enable Pins
Single 3.3V power supply
Available in 44-pin Plastic SOJ, 44-pin TSOP, and
48-Ball Plastic FBGA packages
Functional Block Diagram
Output
Enable
Buffer
OE
A
0
– A
15
Address
Buffers
Row / Column
Decoders
I/O
15
Chip
Enable
Buffer
Sense
Amps
and
Write
Drivers
8
Low
Byte
I/O
Buffer
8
8
High
Byte
I/O
Buffer
8
CS
I/O
8
WE
Write
Enable
Buffer
64K x 16
Memory
Array
16
I/O
7
I/O
0
BHE
Byte
Enable
Buffers
BLE
3834 drw 01
OCTOBER 2008
1
©2007 Integrated Device Technology, Inc.
DSC-3834/10

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 732  1589  1483  1410  1431  15  32  30  29  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved