电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

RTAX4000S-CG1272E

产品描述Field Programmable Gate Array, 40320 CLBs, 4000000 Gates, CMOS, CPGA1272, CERAMIC, CGA-1272
产品类别可编程逻辑器件    可编程逻辑   
文件大小18MB,共276页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

RTAX4000S-CG1272E概述

Field Programmable Gate Array, 40320 CLBs, 4000000 Gates, CMOS, CPGA1272, CERAMIC, CGA-1272

RTAX4000S-CG1272E规格参数

参数名称属性值
是否Rohs认证不符合
Objectid1822051471
包装说明CGA, CGA1272,36X36,40
Reach Compliance Codeunknown
ECCN代码9A515.E
其他特性500000 ASIC GATES ALSO AVAILABLE
CLB-Max的组合延迟1.11 ns
JESD-30 代码S-CPGA-X1272
长度37.5 mm
可配置逻辑块数量40320
等效关口数量4000000
输入次数840
输出次数840
端子数量1272
最高工作温度125 °C
最低工作温度-55 °C
组织40320 CLBS, 4000000 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码CGA
封装等效代码CGA1272,36X36,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)NOT SPECIFIED
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度3.575 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子形式UNSPECIFIED
端子节距1 mm
端子位置PERPENDICULAR
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度37.5 mm

文档预览

下载PDF文档
Revision 17
RTAX-S/SL and RTAX-DSP Radiation-Tolerant FPGAs
Radiation Performance
• SEU-Hardened Registers Eliminate the Need for Triple-Module
Redundancy (TMR)
– Immune to Single-Event Upsets (SEU) to LET
TH
> 37 MeV-
cm
2
/mg
– SEU Rate < 10
-10
Errors/Bit-Day (worst case GEO)
• SRAM Upset Rate of <10
-10
Errors/Bit-Day with Use of Error
Detection and Correction (EDAC) IP (included) with Integrated
SRAM Scrubber
– Single-Bit Correction, Double-Bit Detection
– Variable-Rate Background Refreshing
• Total Ionizing Dose Up to 300 krad (Si, Functional)
• Single-Event Latch-Up Immunity (SEL) to LET
TH
> 117 MeV-
cm
2
/mg
• TM1019 Test Data Available
• B-Flow – MIL-STD-883B
• E-Flow – Extended Flow
• V-Flow – QML Class V per MIL-PRF-38535
®
Specifications
• Up to 4 Million Equivalent System Gates or 500 k Equivalent
ASIC Gates
• Up to 20,160 SEU-Hardened Flip-Flops
• Up to 840 I/Os
with
SEU-Protected Input, Output, and Enable
Registers
• Up to 540 kbits Embedded SRAM
• Manufactured on 0.15 µm CMOS Antifuse Process Technology,
7 Layers of Metal
• Electrostatic Discharge (ESD) is 2,000 V (HBM MIL-STD-883,
TM3015)
Embedded Multiply/Accumulate Blocks
(RTAX-DSP Only)
Processing Flows
Prototyping Options
Features
Up to 120 Multiply/Accumulate Blocks
Fully SEU- and SET-Hardened
125 MHz Performance throughout Military Temperature Range
Flexible, Cascadable Accumulate Function
RTAX-SL Low Power Option
Leading-Edge Performance
High-Performance Embedded FIFOs
350+ MHz System Performance
500+ MHz Internal Performance
700 Mb/s LVDS Capable I/Os
• Commercial Axcelerator Devices for Functional Verification
(RTAX™-S/SL only)
• RTAX-S/SL PROTO and RTAX-DSP PROTO Devices with
Same Functional and Timing Characteristics as Flight Unit in a
Non-Hermetic Package
• Low-Priced Reprogrammable ProASIC
®
3 Option for Functional
Verification (RTAX-S/SL only)
• Offers Up To 80% Saving of Static Current Compared to
Standard RTAX-S Device at Worst-Case Conditions
• Single-Chip, Nonvolatile Solution
• 1.5 V Core Voltage for Low Power
• Flexible, Multi-Standard I/Os:
– 1.5 V, 1.8 V, 2.5 V, 3.3 V Mixed Voltage Operation
– Bank-Selectable I/Os – 8 Banks per Chip
– Single-Ended I/O Standards: LVTTL, LVCMOS, 3.3 V PCI
– JTAG Boundary Scan Testing (as per IEEE 1149.1)
– Differential I/O Standards: LVPECL and LVDS
– Voltage-Referenced I/O Standards: GTL+, HSTL Class 1,
SSTL2 Class 1 and 2, SSTL3 Class 1 and 2
– Hot-Swap with Cold-Sparing Support (Except PCI)
• Embedded Memory with Variable Aspect Ratio:
– Independent, Width-Configurable Read and Write Ports
– Programmable Embedded FIFO Control Logic
– ROM Emulation Capability
• Deterministic, User-Controllable Timing
• Unique In-System Diagnostic and Debug Capability
Table 1 • RTAX Family Product Profile
Device
Capacity
Equivalent System Gates
ASIC Gates
Modules
Register (R-cells)
Combinatorial (C-cells)
Embedded RAM/FIFO (w/o EDAC)
Core RAM Blocks
Core RAM Bits (K = 1,024)
Embedded Multiply/Accumulate
Blocks
Clocks (segmentable)
Hardwired
Routed
I/Os
I/O Banks
User I/Os (maximum)
I/O Registers
Package
CG/LG*
CQ
Note:
RTAX250S/SL RTAX1000S/SL RTAX2000S/SL RTAX4000S/SL RTAX2000D/DL RTAX4000D/DL
250,000
30,000
1,408
2,816
12
54 k
1,000,000
125,000
6,048
12,096
36
162 k
2,000,000
250,000
10,752
21,504
64
288 k
4,000,000
500,000
20,160
40,320
120
540 k
2,000,000
250,000
9,856
19,712
64
288 k
64
4,000,000
500,000
18,480
36,960
120
540 k
120
4
4
8
198
744
624
208, 352
4
4
8
418
1,548
624
352
4
4
8
684
2,052
624, 1152
256, 352
4
4
8
840
2,520
1272
352
4
4
8
684
2,052
1272
352
4
4
8
840
2,520
1272
352
*The body size of the CG1272 and LG1272 packages used on the RTAX-DSP devices is slightly larger than the body size of the
CG/LG1272 used on RTAX4000S/SL devices.
February 2015
© 2015 Microsemi Corporation
i
终于找到开发板ok335xd的原理图了
共享一下 大家记得顶起 啊 OK335xD用户光盘-20131225_免费高速下载|百度云 网盘-分享无限制 http://yun.baidu.com/s/1gd84TxD#dir/path=%2F%E6%AD%A3%E5%BC%8F%E5%8F%91%E5%B8%83%E8%B5%84% ......
forlinx2013 PCB设计
求《Mentor Xpedition从零开始做工程之高速PCB设计》电子版 !
如下图,Mentor Xpedition从零开始做工程之高速PCB设计 作者:林超文,王子瑜,郭素娟 等; 卡斯旦电子科技有限公司组编 出版日期:2016-06-01 求该书的电子版。 说明: 1. 个人 ......
yhye2world PCB设计
嵌入式系统设计师 的考试卷子谁有的?
嵌入式系统设计师 的考试卷子谁有的?...
walkincloud517 嵌入式系统
【晒样片】+免费申请TI 3样片
10月的时候就有TI发到我126邮箱一封邮件,说需要绑定学校的edu邮箱才能申请样片 183529 当时想可能用得到,就更新了我的TI账户,没想过申请样片。知道最近才发现了这个活动(活动入口https:// ......
AzureStar TI技术论坛
2022年省赛材料清单出了,各位大佬怎么看
清单看起来和19年的差不多 1.仪器设备清单 数字示波器(100MHz,双通道) 信号源(10 MHz,单通道) 信号源(40MHz,带AM/FM调制功能) 频谱分析仪(1GHz) 功率分析仪 数字毫伏表万用表(4位 ......
Lengler 电子竞赛
建议提供STR71X的最小系统原理图。
这些方面可以参考一下zlg的书,看看竞争对手是如何做的。最好做一个PROTEL99SE的图,DXP还不是很普及的。STR9也可以,只不过我现在不用。...
heima3041 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2531  891  2754  574  1925  51  18  56  12  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved