电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P400-FPQ208

产品描述Field Programmable Gate Array, 9216 CLBs, 400000 Gates, 350MHz, 9216-Cell, CMOS, PQFP208, 28 X 28 MM, 3.40 MM HEIGHT, 0.50 MM PITCH, PLASTIC, QFP-208
产品类别可编程逻辑器件    可编程逻辑   
文件大小6MB,共206页
制造商Actel
官网地址http://www.actel.com/
下载文档 详细参数 全文预览

A3P400-FPQ208概述

Field Programmable Gate Array, 9216 CLBs, 400000 Gates, 350MHz, 9216-Cell, CMOS, PQFP208, 28 X 28 MM, 3.40 MM HEIGHT, 0.50 MM PITCH, PLASTIC, QFP-208

A3P400-FPQ208规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Actel
包装说明28 X 28 MM, 3.40 MM HEIGHT, 0.50 MM PITCH, PLASTIC, QFP-208
Reach Compliance Codecompli
最大时钟频率350 MHz
JESD-30 代码S-PQFP-G208
JESD-609代码e0
长度28 mm
湿度敏感等级3
可配置逻辑块数量9216
等效关口数量400000
输入次数151
逻辑单元数量9216
输出次数151
端子数量208
最高工作温度70 °C
最低工作温度
组织9216 CLBS, 400000 GATES
封装主体材料PLASTIC/EPOXY
封装代码FQFP
封装等效代码QFP208,1.2SQ,20
封装形状SQUARE
封装形式FLATPACK, FINE PITCH
峰值回流温度(摄氏度)225
电源1.5/3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度4.1 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度28 mm

文档预览

下载PDF文档
v1.1
ProASIC3 Flash Family FPGAs
with Optional Soft ARM
®
Support
Features and Benefits
High Capacity
• 15 k to 1 M System Gates
• Up to 144 kbits of True Dual-Port SRAM
• Up to 300 User I/Os
®
Reprogrammable Flash Technology
130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
Live at Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption (except ARM-enabled ProASIC
®
3
devices) via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable
Phase-Shift,
Multiply/Divide,
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Delay
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
ARM Processor Support in ProASIC3 FPGAs
• M1 and M7 ProASIC3 Devices—Cortex-M1 and CoreMP7 Soft
Processor Available with or without Debug
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
Table 1 •
ProASIC3 Product Family
ProASIC3 Devices
A3P015
1
ARM7 Devices
Cortex-M1 Devices
1
System Gates
15 k
Typical Equivalent Macrocells
128
VersaTiles (D-flip-flops)
384
RAM kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Bits
1k
2
Secure (AES) ISP
Integrated PLL in CCCs
3
VersaNet Globals
6
I/O Banks
2
Maximum User I/Os
49
Package Pins
QFN
QN68
VQFP
TQFP
PQFP
FBGA
A3P030
A3P060
A3P125
A3P250
M1A3P250
250 k
2,048
6,144
36
8
1k
Yes
1
18
4
157
QN132
5
VQ100
PQ208
FG144/256
5
PQ208
FG144/256/
484
PQ208
FG144/256/
484
PQ208
FG144/256/
484
A3P400
M1A3P400
400 k
9,216
54
12
1k
Yes
1
18
4
194
A3P600
M1A3P600
600 k
13,824
108
24
1k
Yes
1
18
4
235
A3P1000
M7A3P1000
M1A3P1000
1M
24,576
144
32
1k
Yes
1
18
4
300
30 k
256
768
1k
6
2
81
QN48, QN68,
QN132
VQ100
60 k
512
1,536
18
4
1k
Yes
1
18
2
96
QN132
VQ100
TQ144
FG144
125 k
1,024
3,072
36
8
1k
Yes
1
18
2
133
QN132
VQ100
TQ144
PQ208
FG144
Notes:
1. Refer to the
CoreMP7
datasheet or
Cortex-M1
product brief for more information.
2. AES is not available for ARM-enabled ProASIC3 devices.
3. Six chip (main) and three quadrant global networks are available for A3P060 and above.
4. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
handbook.
5. The M1A3P250 device does not support this package.
† A3P015 and A3P030 devices do not support this feature.
February 2009
© 2009 Actel Corporation
‡ Supported only by A3P015 and A3P030 devices.
I
dspic33fj128mc804的PWM1波设置影响了uart,求解
只要一使能PWM1,串口的的输出端就出现2.5us宽的脉冲,频率好像和pwm设置的有关系。 而且pwm波的波形不是很正常,不是正常的方波,一个周期里会有两次低电平,不知道问题在哪里。哪 ......
chinall Microchip MCU
50分求解FSMC的困惑
各位江湖高手,现在Bank1_SRAM3和Bank1_SRAM4同时启用, SRAM3地址是0x68000000,SRAM4的地址是0x6C000000 u32 ReadAddr = 0x000000; SRAM3接了一片25616,SRAM4接了一片TFT,定义了一个U ......
lionedwolf stm32/stm8
msp430 ad采样和pwm什么关系
在用msp430做开关电源的时候一直没明白 ad采样送给单片机,ad怎么和pwm比较调节占空比的,有程序更好了应该在中断里加什么程序? #include void adc12() { //WDTCTL = WDTPW + WDTHOLD; ......
刘123 电源技术
模块电源的有源功率因数校正
近年来,随着电子技术的发展,各种办公自动化设备,家用电器,计算机被大量使用。这些设备的内部都需要一个将市电转化为直流的电源部分。在这个转换过程中,由于一些非线性元件的存在,导致输入 ......
mtbf 电源技术
74系列芯片中文手册(144种)
本帖最后由 paulhyde 于 2014-9-15 09:00 编辑 74系列芯片中文手册(144种) 到时不需要到处找。。~~ ...
luyonk 电子竞赛
谷歌浏览器主页 被莫名其妙的 自动改变 ?
见图一,我用的谷歌浏览器,主页设置的是:http://123.hao245.com/ 见图二,刚打开浏览器时,主页是:http://123.hao245.com/ 可是,过了没几秒,就自动改为百度了,见图三。 ......
yhyworld 工作这点儿事

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1390  218  2694  2765  2526  28  5  55  56  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved