电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LS7211_03

产品描述PROGRAMMABLE DIGITAL DELAY TIMER
文件大小265KB,共8页
制造商LSI Computer Systems
官网地址https://lsicsi.com
下载文档 全文预览

LS7211_03概述

PROGRAMMABLE DIGITAL DELAY TIMER

文档预览

下载PDF文档
LSI/CSI
UL
®
LS7211-7212
(631) 271-0400 FAX (631) 271-0405
November 2003
LSI Computer Systems, Inc. 1235 Walt Whitman Road, Melville, NY 11747
A3800
PROGRAMMABLE DIGITAL DELAY TIMER
FEATURES:
• 8-bit programmable delay from microseconds to days
• On chip oscillator (RC or Crystal) or external clock time base
• Selectable prescaler for real time delay generation based
on 50Hz/60Hz time base or 32.768kHz watch crystal
• Four operating modes
• Reset input for delay abort
• Low quiescent and operating current
• Direct relay drive
• +4V to +18V operation (V
DD
- V
SS
)
• LS7211, LS7212 (DIP); LS7211-S, LS7212-S (SOIC) - See Figure 1
DESCRIPTION:
The LS7211 and LS7212 are CMOS integrated circuits for
generating digitally programmable delays. The delay is
controlled by 8 binary weighted inputs, WB0 - WB7, in con-
junction with an applied clock or oscillator frequency. The
programmed time delay manifests itself in the Delay Output
(OUT) as a function of the Operating Mode selected by the
Mode Select inputs A and B: One-Shot, Delayed Operate,
Delayed Release or Dual Delay. The time delay is initiated
by a transition of the Trigger Input (TRIG).
I/O DESCRIPTION:
MODE SELECT Inputs A & B
(Pins 1 & 2)
The 4 operating modes are selected by Inputs A and B
according to Table 1
A
B
V
DD
(+V)
RC/CLOCK
RCS/CLKS
PSCLS
1
2
3
18
17
16
PIN ASSIGNMENT - TOP VIEW
TRIG
WB0
WB1
WB2
WB3
WB4
WB5
WB6
WB7
LSI
LS7211
4
5
15
14
13
12
11
10
tin
co
n
ue
RESET
7
8
V
SS
(-V)
OUT
9
A
B
V
DD
(+V)
XTLI/CLOCK
XTLO
PSCLS
RESET
V
SS
(-V)
OUT
1
2
3
4
5
6
7
8
9
d
6
18
17
16
15
14
13
12
11
10
TRIG
WB0
WB1
WB2
WB3
WB4
WB5
WB6
WB7
LSI
LS7212
TABLE 1. MODE SELECTION
A
0
0
1
1
B
0
1
0
1
D
is
MODE
One-Shot (OS)
Delayed Operate (DO)
Delayed Release (DR)
Dual Delay (DD)
FIGURE 1
Each input has an internal pull-up resistor of about 500kΩ.
One-Shot Mode (OS)
A positive transition at the TRIG input causes OUT to
switch low without delay and starts the delay timer. At the
end of the programmed delay timeout, OUT switches high.
If a delay timeout is in progress when a positive transition
occurs at the TRIG input, the delay timer will be restarted.
A negative transition at the TRIG input has no effect.
Delayed Operate Mode (DO)
A positive transition at the TRIG input starts the delay tim-
er. At the end of the delay timeout, OUT switches low. A
negative transition at the TRIG input causes OUT to switch
high without delay. OUT is high when TRIG is low.
7211-110503-1
Delayed Release Mode (DR)
A negative transition at the TRIG input starts the delay tim-
er. At the end of the delay timeout, OUT switches high. A
postive transition at the TRIG input causes OUT to switch
low without delay. OUT is low when TRIG is high.
Dual Delay Mode (DD)
A positive or negative transition at the TRIG input starts
the delay timer. At the end of the delay timeout, OUT
switches to the logic state which is the inverse of the TRIG
input. If a delay timeout is in progress when a transition
occurs at the TRIG input, the delay timer is restarted.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1952  2149  604  1346  1408  9  13  46  36  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved