电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SST39LF010-75-4I-WKE

产品描述512 Kbit / 1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash
文件大小547KB,共24页
制造商SST
官网地址http://www.ssti.com
下载文档 全文预览

SST39LF010-75-4I-WKE概述

512 Kbit / 1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash

文档预览

下载PDF文档
512 Kbit / 1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash
SST39LF512 / SST39LF010 / SST39LF020 / SST39LF040
SST39VF512 / SST39VF010 / SST39VF020 / SST39VF040
SST39LF/VF512 / 010 / 020 / 0403.0 & 2.7V 512Kb / 1Mb / 2Mb / 4Mb (x8) MPF memories
Data Sheet
FEATURES:
• Organized as 64K x8 / 128K x8 / 256K x8 / 512K x8
• Single Voltage Read and Write Operations
– 3.0-3.6V for SST39LF512/010/020/040
– 2.7-3.6V for SST39VF512/010/020/040
• Superior Reliability
– Endurance: 100,000 Cycles (typical)
– Greater than 100 years Data Retention
• Low Power Consumption
(typical values at 14 MHz)
– Active Current: 5 mA (typical)
– Standby Current: 1 µA (typical)
• Sector-Erase Capability
– Uniform 4 KByte sectors
• Fast Read Access Time:
– 45 ns for SST39LF512/010/020/040
– 55 ns for SST39LF020/040
– 70 ns for SST39VF512/010/020/040
• Latched Address and Data
• Fast Erase and Byte-Program:
– Sector-Erase Time: 18 ms (typical)
– Chip-Erase Time: 70 ms (typical)
– Byte-Program Time: 14 µs (typical)
– Chip Rewrite Time:
1 second (typical) for SST39LF/VF512
2 seconds (typical) for SST39LF/VF010
4 seconds (typical) for SST39LF/VF020
8 seconds (typical) for SST39LF/VF040
• Automatic Write Timing
– Internal V
PP
Generation
• End-of-Write Detection
– Toggle Bit
– Data# Polling
• CMOS I/O Compatibility
• JEDEC Standard
– Flash EEPROM Pinouts and command sets
• Packages Available
– 32-lead PLCC
– 32-lead TSOP (8mm x 14mm)
– 48-ball TFBGA (6mm x 8mm)
– 34-ball WFBGA (4mm x 6mm) for 1M and 2M
• All devices are RoHS compliant
PRODUCT DESCRIPTION
The SST39LF512, SST39LF010, SST39LF020, SST39LF040
and SST39VF512, SST39VF010, SST39VF020, SST39VF040
are 64K x8, 128K x8, 256K x8 and 5124K x8 CMOS Multi-Pur-
pose Flash (MPF) manufactured with SST’s proprietary, high per-
formance CMOS SuperFlash technology. The split-gate cell
design and thick-oxide tunneling injector attain better reliability and
manufacturability compared with alternate approaches. The
SST39LF512/010/020/040 devices write (Program or Erase) with
a 3.0-3.6V power supply. The SST39VF512/010/020/040 devices
write with a 2.7-3.6V power supply. The devices conform to
JEDEC standard pinouts for x8 memories.
Featuring high performance Byte-Program, the
SST39LF512/010/020/040 and SST39VF512/010/020/
040 devices provide a maximum Byte-Program time of 20
µsec. These devices use Toggle Bit or Data# Polling to indi-
cate the completion of Program operation. To protect
against inadvertent write, they have on-chip hardware and
Software Data Protection schemes. Designed, manufac-
tured, and tested for a wide spectrum of applications, they
are offered with a guaranteed typical endurance of
100,000 cycles. Data retention is rated at greater than 100
years.
The SST39LF512/010/020/040 and SST39VF512/010/
020/040 devices are suited for applications that require
convenient and economical updating of program, configu-
©2010 Silicon Storage Technology, Inc.
S71150-14-000
01/10
1
ration, or data memory. For all system applications, they
significantly improves performance and reliability, while low-
ering power consumption. They inherently use less energy
during Erase and Program than alternative flash technolo-
gies. The total energy consumed is a function of the
applied voltage, current, and time of application. Since for
any given voltage range, the SuperFlash technology uses
less current to program and has a shorter erase time, the
total energy consumed during any Erase or Program oper-
ation is less than alternative flash technologies. These
devices also improve flexibility while lowering the cost for
program, data, and configuration storage applications.
The SuperFlash technology provides fixed Erase and Pro-
gram times, independent of the number of Erase/Program
cycles that have occurred. Therefore the system software
or hardware does not have to be modified or de-rated as is
necessary with alternative flash technologies, whose Erase
and Program times increase with accumulated Erase/Pro-
gram cycles.
To meet surface mount requirements, the SST39LF512/
010/020/040 and SST39VF512/010/020/040 devices are
offered in 32-lead PLCC and 32-lead TSOP packages. The
SST39LF/VF010 and SST39LF/VF020 are also offered in
a 48-ball TFBGA package. See Figures 2, 3, 4, and 5 for
pin assignments.
The SST logo and SuperFlash are registered trademarks of Silicon Storage Technology, Inc.
MPF is a trademark of Silicon Storage Technology, Inc.
These specifications are subject to change without notice.
ADuCM360的ADC结果,怎么是FFFFFF0呢?
原来使用ADI的例子作了下修改,可以看到ADC值了。但也不确定是不是真实的。 我现在使用我自己的编程方法,接于ADC引脚的电平是三个电阻对5V的分压: 5V * 100K/(100K+42.2K+100K) 结 ......
dontium ADI 工业技术
2011电子设计竞赛温度控制题目预测
本帖最后由 paulhyde 于 2014-9-15 09:02 编辑 ...
dellric 电子竞赛
expedition pcb 4层 画法求助
一般都说2、3层是地和电源,但是要怎么样才能在第二层画地、在第三层画电源啊?要画成什么样子的,也像两层板子画地线那样就是铺铜吗?我是新手,求助啊???谢谢啦!!!!!!!!!1...
sagacl1 PCB设计
SPI模式下读写SD卡
最近在写SD卡的程序,用的接口是spi接收,测试的卡是4G的金士顿高速卡,遇到了一个问题,就是在初始化后,发送CMD58读OCR寄存器读到的数据为:OCR Data :80 ff 80 00 按理来说,大容量高速卡 ......
all_us stm32/stm8
基于51单片机的红外电视遥控器
晒晒。。。与大家分享下,希望与大家交流交流!!...
asd1126163471 单片机
DSP/BIOS的多信号并行处理软件架构设计
DSP/BIOS是TI公司推出的实时操作系统,集成在CCS(Code Composer Studio)开发环境中。DSP/BIOS采用静态配置策略,通过去除运行代码能使目标程序存储空间最小化,优化内部数据结构,在程 ......
fish001 DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1040  412  959  1544  976  32  48  31  19  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved