电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530MB1371M00DG

产品描述LVPECL Output Clock Oscillator, 1371MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530MB1371M00DG概述

LVPECL Output Clock Oscillator, 1371MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530MB1371M00DG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
其他特性TRAY
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率1371 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
三合一板,STLINK的问题?
请教各位,我的STLINK, 1。可以对3.3V的目标板进行编程,但是不能够对5V的目标板编程。 2。STLINK一旦接上USB,芯片就很烫; 3.只连接USB接口而不连接目标板时候,2T45输出VCCB B1 B2 ......
anan stm32/stm8
uC_OS-Ⅱ:源码公开的实时嵌入式操作系统
uC_OS-Ⅱ:源码公开的实时嵌入式操作系统.pdf 在网上找到的,中文版的哦 有40来M呢 24162...
longfan 嵌入式系统
可编程的语音芯片
给大家介绍一款好的语音芯片~可编程,最大256段,16M的可存储516秒语音信息...
sunnyzhu12 单片机
新年祝福语 欢乐大竞猜
本帖最后由 miaozhuang156 于 2016-1-16 10:55 编辑 小伙伴们快来猜猜:loveliness:attach://227978.mp3 ...
miaozhuang156 聊聊、笑笑、闹闹
WinCE设置IP
如题,最好给代码。...
star_jia 嵌入式系统
用最新库玩转智林STM32开发板(之八)------在真彩屏上显示汉字
大家好!好久不发是因为我出差了哈,过几天还出,慢慢来吧 有智林板的可以把所有文件考到一个目录下边,工程非常简单只包括三个文件 main.C//主文件 TFT018.c//显示有关文件 STM32F10XR.LIB//这 ......
ddllxxrr stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1054  2490  1445  2520  494  14  1  10  34  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved