电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530SB452M000DGR

产品描述LVDS Output Clock Oscillator, 452MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530SB452M000DGR概述

LVDS Output Clock Oscillator, 452MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530SB452M000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率452 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVDS
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
春暖花开,我为TI C2000 LaunchPad“画”外围!
暖暖初春,别让你手中的TI C2000 LaunchPad长虫啦! 为了挖掘出TI C2000 LaunchPad 更多更好玩的应用,咱们一起来为它做外围电路吧! DIY不仅可以获得支持,还有很多惊喜好礼哦! 活动 ......
EEWORLD社区 微控制器 MCU
TVS烧毁的原因有哪些?
电压过大?电流过大?FPGA烧毁?...
yangxf1217 电源技术
学单片机的萌新 问问题 关于超声波模块 求解答
我正在调试超声波模块,希望通过模块感应距离变化,再将距离输出到 12864显示屏上,不过开启电源一段时间后,程序卡死,即12864上的显示距离不在变化,除去硬件问题,还有什么可能的因素,求解 ......
yinhun 51单片机
stcosmic编译器得不到正确结果
如下 main.c:270 if(SMB_DATA_IN!= ~SMB_DATA_IN) 0x85ceCLRWX CLRWX 0x85cfLD A,0x91 LD A,0x91 0x85d1LD XL,A LD XL,A 0x85d2CPLWX CPLWX 0x85d3LD ......
chukaihua stm32/stm8
Cadence Allegro PCB 设计详细教程
我找了一点Cadence Allegro PCB 设计教程类的资料,发布在PCB块了,下面是链接: https://bbs.eeworld.com.cn/viewthread.php?tid=89125&page=1&extra=page%3D1 1楼:Cadence Allegro 中 ......
HOHO PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2823  17  861  2279  1018  57  1  18  46  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved