电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530AB1077M00BGR

产品描述LVPECL Output Clock Oscillator, 1077MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小268KB,共15页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530AB1077M00BGR概述

LVPECL Output Clock Oscillator, 1077MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530AB1077M00BGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率1077 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)

文档预览

下载PDF文档
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
【晒经典】防盗报警器方案原理图
本帖最后由 dontium 于 2015-1-23 13:28 编辑 防盗报警器方案开发一、防盗功能1、轻按一下原理图SW3学习码开关再按遥控器SW1进行对码。2、SW1轻按一下开启防盗功能,同时防盗发出声音一下并进 ......
785180572 模拟与混合信号
用单片机的摩托车防盗器原理图
具有语音提示和六音报警,并具有三键﹑四键选择功能。 38820...
gina 单片机
【KW41Z】继续讨论关于Border Router
A Thread Border Router minimally supports the following functions: End-to-end IP connectivity via routing between Thread devices and other external IP networks External Thread ......
lyzhangxiang NXP MCU
iPadPro键盘Smart Keyboard拆解,拆了就报废
再来瞧瞧这个键盘{:1_131:}[转]ifixit把刚到手配合iPad Pro使用的Smart Keyboard拆解了,经过拆机得出结论:坏了就直接买个新的,这玩意没法修...下面就和我们一起来看看。223097来,先躺下来 ......
赵玉田 以拆会友
下面是调试结果图
补充上面调试错误图...
5e2tjiang 微控制器 MCU
怎么样使坏的子机对总线的影响小些?
怎么样使坏的子机对总线的影响小些? 如图: http://forum.eetchina.com/images/attachments/200704/5477_pic.jpg 现在我的子机只要有一个出现问题,它就占着总线,使其它的机器都不能正常工 ......
frankhu 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1955  1347  2425  1399  2119  2  36  44  49  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved