电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5692G9865202VYA

产品描述QUAD LINE RECEIVER, CDSO16, CERAMIC, DFP-16
产品类别模拟混合信号IC    驱动程序和接口   
文件大小111KB,共13页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5692G9865202VYA概述

QUAD LINE RECEIVER, CDSO16, CERAMIC, DFP-16

5692G9865202VYA规格参数

参数名称属性值
厂商名称Cobham Semiconductor Solutions
零件包装代码DFP
包装说明CERAMIC, DFP-16
针数16
Reach Compliance Codeunknown
输入特性DIFFERENTIAL
接口集成电路类型LINE RECEIVER
接口标准GENERAL PURPOSE
JESD-30 代码R-CDSO-F16
功能数量4
端子数量16
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DFP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
认证状态Not Qualified
最大接收延迟1.9 ns
接收器位数4
筛选级别MIL-PRF-38535 Class V
座面最大高度2.921 mm
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子形式FLAT
端子节距1.27 mm
端子位置DUAL
总剂量500k Rad(Si) V
宽度6.731 mm

文档预览

下载PDF文档
Standard Products
UT54LVDS032LV/E Low Voltage Quad Receiver
Data Sheet
December, 2008
www.aeroflex.com/lvds
FEATURES
>400.0 Mbps (200 MHz) switching rates
+340mV differential signaling
3.3 V power supply
TTL compatible outputs
Cold spare all pins
Ultra low power CMOS technology
1.9ns maximum propagation delay
200ps maximum differential skew
Operational environment; total dose irradiation testing to
MIL-STD-883 Method 1019
- Total-dose: 300 krad(Si) and 1Mrad(Si)
- Latchup immune (LET > 100 MeV-cm
2
/mg)
Packaging options:
- 16-lead flatpack (dual in-line)
Standard Microcircuit Drawing 5962-98652
- QML Q and V compliant part
INTRODUCTION
The UT54LVDS032LV Quad Receiver is a quad CMOS
differential line receiver designed for applications requiring
ultra low power dissipation and high data rates. The device is
designed to support data rates in excess of 400.0 Mbps (200
MHz) utilizing Low Voltage Differential Signaling (LVDS)
technology.
The UT54LVDS032LV accepts low voltage (340mV)
differential input signals and translates them to 3V CMOS
output levels. The receiver supports a three-state function that
may be used to multiplex outputs. The receiver also supports
OPEN, shorted and terminated (100
Ω)
input fail-safe. Receiver
output will be HIGH for all fail-safe conditions.
The UT54LVDS032LV and companion quad line driver
UT54LVDS031LV provides new alternatives to high power
pseudo-ECL devices for high speed point-to-point interface
applications.
All pins have Cold Spare buffers. These buffers will be high
impedance when V
DD
is tied to V
SS
.
R
IN1+
R
IN1-
+
R1
-
R
OUT1
R
IN2+
R
IN2-
+
R2
-
R
OUT2
R
IN3+
R
IN3-
+
R3
-
R
OUT3
R
IN4+
R
IN4-
EN
EN
+
R4
-
R
OUT4
Figure 1. UT54LVDS032LV Quad Receiver Block Diagram
1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 89  2345  119  2590  2198  2  48  3  53  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved