电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1263XV18

产品描述36-Mbit QDR® II Xtreme SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency)
文件大小1MB,共30页
制造商Cypress(赛普拉斯)
下载文档 选型对比 全文预览

CY7C1263XV18概述

36-Mbit QDR® II Xtreme SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency)

文档预览

下载PDF文档
CY7C1263XV18, CY7C1265XV18
36-Mbit QDR
®
II+ Xtreme SRAM Four-Word
Burst Architecture (2.5 Cycle Read Latency)
36-Mbit QDR
®
II+ Xtreme SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency)
Features
Configurations
With Read Cycle Latency of 2.5 cycles:
CY7C1263XV18 – 2 M × 18
CY7C1265XV18 – 1 M × 36
Separate Independent Read and Write Data Ports
Supports concurrent transactions
633 MHz Clock for High Bandwidth
Four-word Burst for Reducing Address Bus Frequency
Double Data Rate (DDR) Interfaces on both Read and Write
Ports (data transferred at 1266 MHz) at 633 MHz
Available in 2.5 Clock Cycle Latency
Two Input Clocks (K and K) for precise DDR Timing
SRAM uses rising edges only
Echo Clocks (CQ and CQ) simplify Data Capture in High Speed
Systems
Data Valid Pin (QVLD) to indicate Valid Data on the Output
Single Multiplexed Address Input Bus latches Address Inputs
for Read and Write Ports
Separate Port selects for Depth Expansion
Synchronous Internally Self-timed Writes
QDR
®
II+ Xtreme operates with 2.5 cycle read latency when
DOFF is asserted HIGH
Operates similar to QDR I Device with one Cycle Read Latency
when DOFF is asserted LOW
Available in × 18 and × 36 Configurations
Full Data Coherency, providing Most Current Data
Core V
DD
= 1.8 V ± 0.1 V; I/O V
DDQ
= 1.4 V to 1.6 V
Supports 1.5 V I/O supply
HSTL Inputs and Variable Drive HSTL Output Buffers
Available in 165-ball FBGA Package (13 × 15 × 1.4 mm)
Offered in Pb-free Packages
JTAG 1149.1 compatible Test Access Port
Phase-Locked Loop (PLL) for Accurate Data Placement
Functional Description
The CY7C1263XV18, and CY7C1265XV18 are 1.8 V
Synchronous Pipelined SRAMs, equipped with QDR II+
architecture. Similar to QDR II architecture, QDR II+ architecture
consists of two separate ports: the read port and the write port to
access the memory array. The read port has dedicated data
outputs to support read operations and the write port has
dedicated data inputs to support write operations. QDR II+
architecture has separate data inputs and data outputs to
completely eliminate the need to “turnaround” the data bus that
exists with common I/O devices. Each port is accessed through
a common address bus. Addresses for read and write addresses
are latched on alternate rising edges of the input (K) clock.
Accesses to the QDR II+ Xtreme read and write ports are
completely independent of one another. To maximize data
throughput, both read and write ports are equipped with DDR
interfaces. Each address location is associated with four 18-bit
words (CY7C1263XV18), or 36-bit words (CY7C1265XV18) that
burst sequentially into or out of the device. Because data is
transferred into and out of the device on every rising edge of both
input clocks (K and K), memory bandwidth is maximized while
simplifying system design by eliminating bus “turnarounds”.
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the K or K input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
Selection Guide
Description
Maximum Operating Frequency
Maximum Operating Current
× 18
× 36
633 MHz
633
1165
1660
600 MHz
600
1100
1570
Unit
MHz
mA
Cypress Semiconductor Corporation
Document Number: 001-70328 Rev. *B
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised October 11, 2012

CY7C1263XV18相似产品对比

CY7C1263XV18 CY7C1265XV18
描述 36-Mbit QDR® II Xtreme SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) 36-Mbit QDR® II Xtreme SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency)

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1640  85  1881  1690  1785  27  51  36  2  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved