电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT7143LA25

产品描述Dual-Port SRAM, 2KX16, 25ns, CMOS, CPGA68, CERAMIC, PGA-68
产品类别存储    存储   
文件大小143KB,共16页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT7143LA25概述

Dual-Port SRAM, 2KX16, 25ns, CMOS, CPGA68, CERAMIC, PGA-68

IDT7143LA25规格参数

参数名称属性值
厂商名称IDT (Integrated Device Technology)
零件包装代码PGA
包装说明PGA,
针数68
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间25 ns
JESD-30 代码S-CPGA-P68
JESD-609代码e0
长度29.464 mm
内存密度32768 bit
内存集成电路类型DUAL-PORT SRAM
内存宽度16
功能数量1
端子数量68
字数2048 words
字数代码2000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2KX16
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码PGA
封装形状SQUARE
封装形式GRID ARRAY
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度3.683 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式PIN/PEG
端子节距2.54 mm
端子位置PERPENDICULAR
宽度29.464 mm

文档预览

下载PDF文档
HIGH SPEED
2K X 16 DUAL-PORT
SRAM
Features
IDT7133SA/LA
IDT7143SA/LA
High-speed access
– Military: 25/35/45/55/70/90ns (max.)
– Industrial: 25/35/55ns (max.)
– Commercial: 20/25/35/45/55/70/90ns (max.)
Low-power operation
– IDT7133/43SA
Active: 1150mW (typ.)
Standby: 5mW (typ.)
– IDT7133/43LA
Active: 1050mW (typ.)
Standby: 1mW (typ.)
Versatile control for write: separate write control for lower
and upper byte of each port
MASTER IDT7133 easily expands data bus width to 32 bits
or more using SLAVE IDT7143
On-chip port arbitration logic (IDT7133 only)
BUSY
output flag on IDT7133;
BUSY
input on IDT7143
Fully asynchronous operation from either port
Battery backup operation–2V data retention
TTL-compatible; single 5V (±10%) power supply
Available in 68-pin ceramic PGA, Flatpack, PLCC and 100-
pin TQFP
Military product compliant to MIL-PRF-38535 QML
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
Description
The IDT7133/7143 are high-speed 2K x 16 Dual-Port Static RAMs.
The IDT7133 is designed to be used as a stand-alone 16-bit Dual-Port
RAM or as a “MASTER” Dual-Port RAM together with the IDT7143
“SLAVE” Dual-Port in 32-bit-or-more word width systems. Using the
IDT MASTER/SLAVE Dual-Port RAM approach in 32-bit-or-wider
Functional Block Diagram
R/W
LUB
CE
L
R/W
RUB
CE
R
R/W
LLB
OE
L
R/W
RLB
OE
R
I/O
8L
- I/O
15L
I/O
0L
- I/O
7L
BUSY
L
(1)
A
10L
A
0L
ADDRESS
DECODER
11
I/O
CONTROL
I/O
CONTROL
I/O
8R
- I/O
15R
I/O
0R
- I/O
7R
BUSY
R
(1)
MEMORY
ARRAY
ADDRESS
DECODER
11
A
10R
A
0R
CE
L
ARBITRATION
LOGIC
(IDT7133 ONLY)
CE
R
2746 drw 01
NOTE:
1. IDT7133 (MASTER):
BUSY
is open drain output and requires pull-up resistor.
IDT7143 (SLAVE):
BUSY
is input.
JUNE 2000
1
©2000 Integrated Device Technology, Inc.
DSC 2746/11

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1373  356  1695  1673  1573  28  8  35  34  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved