电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

UT8Q512-25IPC

产品描述SRAM
产品类别存储    存储   
文件大小131KB,共15页
制造商Aeroflex
官网地址http://www.aeroflex.com/
下载文档 详细参数 选型对比 全文预览

UT8Q512-25IPC概述

SRAM

UT8Q512-25IPC规格参数

参数名称属性值
厂商名称Aeroflex
包装说明,
Reach Compliance Codeunknown

文档预览

下载PDF文档
Standard Products
QCOTS
TM
UT8Q512 512K x 8 SRAM
Data Sheet
February, 2003
FEATURES
q
20ns (3.3 volt supply) maximum address access time
q
Asynchronous operation for compatibility with industry-
standard 512K x 8 SRAMs
q
TTL compatible inputs and output levels, three-state
bidirectional data bus
q
Typical radiation performance
- Total dose: 50krads
- >100krads(Si), for any orbit, using Aeroflex UTMC
patented shielded package
- SEL Immune >80 MeV-cm
2
/mg
- LET
TH
(0.25) = >10 MeV-cm
2
/mg
- Saturated Cross Section cm
2
per bit, 5.0E-9
- <1E-8 errors/bit-day, Adams 90% geosynchronous
heavy ion
q
Packaging options:
- 36-lead ceramic flatpack (3.42 grams)
- 36-lead flatpack shielded (10.77 grams)
q
Standard Microcircuit Drawing 5962-99607
- QML T and Q compliant
INTRODUCTION
The QCOTS
TM
UT8Q512 Quantified Commercial Off-the-
Shelf product is a high-performance CMOS static RAM
organized as 524,288 words by 8 bits. Easy memory
expansion is provided by an active LOW Chip Enable (E),
an active LOW Output Enable (G), and three-state drivers.
This device has a power-down feature that reduces power
consumption by more than 90% when deselected
.
Writing to the devicei s accomplished by taking Chip Enable
one (E) input LOW and Write Enable (W) inputs LOW.
Data on the eight I/O pins (DQ
0
through DQ
7
) is then written
into the location specified on the address pins (A
0
through
A
18
). Reading from the device is accomplished by taking
Chip Enable one (E) and Output Enable (G) LOW while
forcing Write Enable (W) HIGH. Under these conditions,
the contents of the memory location specified by the address
pins will appear on the I/O pins.
The eight input/output pins (DQ
0
through DQ
7
) are placed
in a high impedance state when the device is deselected (E,
HIGH), the outputs are disabled (G HIGH), or during a write
operation (E LOWand W LOW).
Clk. Gen.
A0
A
1
A
2
A
3
A
4
A
5
A
6
A7
A
8
A9
Pre-Charge Circuit
Row Select
Memory Array
1024 Rows
512x8 Columns
I/O Circuit
Column Select
Data
Control
CLK
Gen.
A
10
A1
1
A
12
A
13
A
14
A
15
A
16
A
17
A
18
DQ - DQ
7
0
E
W
G
Figure 1. UT8Q512 SRAM Block Diagram

UT8Q512-25IPC相似产品对比

UT8Q512-25IPC UT8Q512-25UWA UT8Q512-25UCX UT8Q512-25ICC UT8Q512-25UWC UT8Q512-25IWC UT8Q512-25UPC
描述 SRAM SRAM SRAM SRAM SRAM SRAM SRAM
Reach Compliance Code unknown unknown unknown unknown unknown unknown unknown
厂商名称 Aeroflex - - Aeroflex Aeroflex Aeroflex Aeroflex

推荐资源

热门文章更多

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1228  734  2604  1897  202  25  15  53  39  5 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved