电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT28C64BHNI-12TE7

产品描述8KX8 EEPROM 5V, 120ns, PQCC32, PLASTIC, LCC-32
产品类别存储    存储   
文件大小75KB,共13页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
下载文档 详细参数 全文预览

CAT28C64BHNI-12TE7概述

8KX8 EEPROM 5V, 120ns, PQCC32, PLASTIC, LCC-32

CAT28C64BHNI-12TE7规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称ON Semiconductor(安森美)
零件包装代码QFJ
包装说明PLASTIC, LCC-32
针数32
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间120 ns
JESD-30 代码R-PQCC-J32
JESD-609代码e0
长度13.97 mm
内存密度65536 bit
内存集成电路类型EEPROM
内存宽度8
湿度敏感等级3
功能数量1
端子数量32
字数8192 words
字数代码8000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织8KX8
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)240
编程电压5 V
认证状态Not Qualified
座面最大高度3.55 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度11.43 mm

文档预览

下载PDF文档
CAT28C64B
64K-Bit CMOS PARALLEL EEPROM
FEATURES
s
Fast read access times:
s
Commercial, industrial and automotive
– 90/120/150ns
s
Low power CMOS dissipation:
temperature ranges
s
Automatic page write operation:
– Active: 25 mA max.
– Standby: 100
µ
A max.
s
Simple write operation:
– 1 to 32 bytes in 5ms
– Page load timer
s
End of write detection:
– On-chip address and data latches
– Self-timed write cycle with auto-clear
s
Fast write cycle time:
– Toggle bit
DATA
polling
s
100,000 program/erase cycles
s
100 year data retention
– 5ms max.
s
CMOS and TTL compatible I/O
s
Hardware and software write protection
DESCRIPTION
The CAT28C64B is a fast, low power, 5V-only CMOS
Parallel EEPROM organized as 8K x 8-bits. It requires a
simple interface for in-system programming. On-chip
address and data latches, self-timed write cycle with
auto-clear and V
CC
power up/down write protection
eliminate additional timing and protection hardware.
DATA
Polling and Toggle status bits signal the start and
end of the self-timed write cycle. Additionally, the
CAT28C64B features hardware and software write
protection.
The CAT28C64B is manufactured using Catalyst’s
advanced CMOS floating gate technology. It is designed
to endure 100,000 program/erase cycles and has a data
retention of 100 years. The device is available in JEDEC-
approved 28-pin DIP, TSOP, SOIC, or, 32-pin PLCC
package .
BLOCK DIAGRAM
A5–A12
ADDR. BUFFER
& LATCHES
INADVERTENT
WRITE
PROTECTION
ROW
DECODER
8,192 x 8
EEPROM
ARRAY
32 BYTE PAGE
REGISTER
VCC
HIGH VOLTAGE
GENERATOR
CE
OE
WE
CONTROL
LOGIC
I/O BUFFERS
TIMER
DATA POLLING
AND
TOGGLE BIT
COLUMN
DECODER
I/O0–I/O7
A0–A4
ADDR. BUFFER
& LATCHES
© 2009 SCILLC. All rights reserved.
Characteristics subject to change without notice
1
Doc. No. MD-1011, Rev. I

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1729  710  1596  1872  1614  35  15  33  38  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved