电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C25632KV18_13

产品描述4M X 18 QDR SRAM, 0.45 ns, PBGA165
产品类别存储   
文件大小561KB,共32页
制造商Cypress(赛普拉斯)
下载文档 详细参数 选型对比 全文预览

CY7C25632KV18_13概述

4M X 18 QDR SRAM, 0.45 ns, PBGA165

4M × 18 QDR随机存储器, 0.45 ns, PBGA165

CY7C25632KV18_13规格参数

参数名称属性值
功能数量1
端子数量165
最大工作温度85 Cel
最小工作温度-40 Cel
最大供电/工作电压1.9 V
最小供电/工作电压1.7 V
额定供电电压1.8 V
最大存取时间0.4500 ns
加工封装描述13 × 15 MM, 1.40 MM PITCH, 铅 FREE, MO-216, FBGA-165
无铅Yes
欧盟RoHS规范Yes
中国RoHS规范Yes
状态ACTIVE
工艺CMOS
包装形状矩形的
包装尺寸GRID 阵列, 低 PROFILE
表面贴装Yes
端子形式BALL
端子间距1 mm
端子涂层锡 银 铜
端子位置BOTTOM
包装材料塑料/环氧树脂
温度等级INDUSTRIAL
内存宽度18
组织4M × 18
存储密度7.55E7 deg
操作模式同步
位数4.19E6 words
位数4M
内存IC类型QDR随机存储器
串行并行并行

文档预览

下载PDF文档
CY7C25632KV18
CY7C25652KV18
72-Mbit QDR
®
II+ SRAM Four-Word Burst Architecture
(2.5 Cycle Read Latency) with ODT
72-Mbit QDR
®
II+ SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) with ODT
Features
Phase-locked loop (PLL) for accurate data placement
Separate independent read and write data ports
Supports concurrent transactions
550 MHz clock for high bandwidth
Four-word burst for reducing address bus frequency
Double data rate (DDR) interfaces on both read and write ports
(data transferred at 1100 MHz) at 550 MHz
Available in 2.5 clock cycle latency
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
Data valid pin (QVLD) to indicate valid data on the output
On-die termination (ODT) feature
Supported for D
[x:0]
, BWS
[x:0]
, and K/K inputs
Single multiplexed address input bus latches address inputs
for read and write ports
Separate port selects for depth expansion
Synchronous internally self-timed writes
QDR
®
II+ operates with 2.5 cycle read latency when DOFF is
asserted HIGH
Operates similar to QDR I device with 1 cycle read latency when
DOFF is asserted LOW
Available in × 18, and × 36 configurations
Full data coherency, providing most current data
Core V
DD
= 1.8 V ± 0.1 V; I/O V
DDQ
= 1.4 V to V
DD [1]
Supports both 1.5 V and 1.8 V I/O supply
HSTL inputs and variable drive HSTL output buffers
Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
Offered in both Pb-free and non Pb-free packages
JTAG 1149.1 compatible test access port
Configurations
With Read Cycle Latency of 2.5 cycles
CY7C25632KV18 – 4M × 18
CY7C25652KV18 – 2M × 36
Functional Description
The CY7C25632KV18 and CY7C25652KV18 are 1.8 V
Synchronous Pipelined SRAMs, equipped with QDR II+
architecture. Similar to QDR II architecture, QDR II+ architecture
consists of two separate ports: the read port and the write port to
access the memory array. The read port has dedicated data
outputs to support read operations and the write port has
dedicated data inputs to support write operations. QDR II+
architecture has separate data inputs and data outputs to
completely eliminate the need to “turn-around” the data bus that
exists with common I/O devices. Each port is accessed through
a common address bus. Addresses for read and write addresses
are latched on alternate rising edges of the input (K) clock.
Accesses to the QDR II+ read and write ports are completely
independent of one another. To maximize data throughput, both
read and write ports are equipped with DDR interfaces. Each
address location is associated with four 18-bit words
(CY7C25632KV18), or 36-bit words (CY7C25652KV18) that
burst sequentially into or out of the device. Because data is
transferred into and out of the device on every rising edge of both
input clocks (K and K), memory bandwidth is maximized while
simplifying system design by eliminating bus “turn-arounds”.
These devices have an On-Die Termination feature supported
for D
[x:0]
, BWS
[x:0]
, and K/K inputs, which helps eliminate
external termination resistors, reduce cost, reduce board area,
and simplify board routing.
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the K or K input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
For a complete list of related documentation, click
here.
Selection Guide
Description
Maximum Operating Frequency
Maximum Operating Current
× 18
× 36
550 MHz
550
920
1310
500 MHz
500
850
1210
450 MHz
450
780
1100
400 MHz
400
710
1000
Unit
MHz
mA
Note
1. The Cypress QDR II+ devices surpass the QDR consortium specification and can support V
DDQ
= 1.4 V to V
DD
.
Cypress Semiconductor Corporation
Document Number: 001-66482 Rev. *I
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised November 28, 2017

CY7C25632KV18_13相似产品对比

CY7C25632KV18_13 CY7C25652KV18
描述 4M X 18 QDR SRAM, 0.45 ns, PBGA165 4M X 18 QDR SRAM, 0.45 ns, PBGA165
功能数量 1 1
端子数量 165 165
最大工作温度 85 Cel 85 Cel
最小工作温度 -40 Cel -40 Cel
最大供电/工作电压 1.9 V 1.9 V
最小供电/工作电压 1.7 V 1.7 V
额定供电电压 1.8 V 1.8 V
最大存取时间 0.4500 ns 0.4500 ns
加工封装描述 13 × 15 MM, 1.40 MM PITCH, 铅 FREE, MO-216, FBGA-165 13 × 15 MM, 1.40 MM PITCH, 铅 FREE, MO-216, FBGA-165
无铅 Yes Yes
欧盟RoHS规范 Yes Yes
中国RoHS规范 Yes Yes
状态 ACTIVE ACTIVE
工艺 CMOS CMOS
包装形状 矩形的 矩形的
包装尺寸 GRID 阵列, 低 PROFILE GRID 阵列, 低 PROFILE
表面贴装 Yes Yes
端子形式 BALL BALL
端子间距 1 mm 1 mm
端子涂层 锡 银 铜 锡 银 铜
端子位置 BOTTOM BOTTOM
包装材料 塑料/环氧树脂 塑料/环氧树脂
温度等级 INDUSTRIAL INDUSTRIAL
内存宽度 18 18
组织 4M × 18 4M × 18
存储密度 7.55E7 deg 7.55E7 deg
操作模式 同步 同步
内存IC类型 QDR随机存储器 QDR随机存储器
串行并行 并行 并行
位数 4M 4M
有谁用过irf7832吗
有谁用过irf7832吗?这款mos管的驱动能力如何呀?...
qixiangyujj 模拟电子
热敏电阻的检测方法
一、正温度系数热敏电阻(PTC)的检测: 检测时,用万用表R×1挡,具体可分两步操作: 1.常温检测(室内温度接近25℃);将两表笔接触PTC热敏电阻的两引脚测出其实际阻值,并与标称阻值 ......
Aguilera 模拟与混合信号
TIC6000如何配置GPIO中断?
1)、使能通用输入输出端口外设(GPIO)。 2)、配置相应GPIO口为普通输入输出口(I/O复用中选择复用功能)。 3)、配置相应GPIO口为输入。 4)、使能GPIO BANK中断。 5)、设置管 ......
Aguilera DSP 与 ARM 处理器
PCB板“ESD保护电路设计”实战经验分享!!!
来自人体、环境甚至电子设备内部的静电对于精密的半导体芯片会造成各种损伤,例如穿透元器件内部薄的绝缘层;损毁MOSFET和CMOS元器件的栅极;CMOS器件中的触发器锁死;短路反偏的PN结;短路正向偏置 ......
ohahaha PCB设计
【转】Intel 的东进与 ARM 的西征 (1)-- 九韶定音剑 vs 九耳连环刀
本帖最后由 jameswangsynnex 于 2015-3-3 19:58 编辑 108029对于 Intel CEO 欧德宁来说,2012 年的冬天注定会是一个漫长的时节,冬令时的钟摆刚刚拨过,他就披上了过冬棉衣。虽然一众下属没有 ......
wstt 消费电子
i.MX6Q系列:E9卡片电脑系统恢复操作步骤(初次使用必看)
161573 一、(略)从第二开始二、设置Mfgtools-Rel-1.1.0_121218_MX6Q_UPDATER烧写工具(这里以Android系统为例,ubuntu系统跟Android系统设置方法类似):1、将Mfgtools-Rel-1.1.0_121218_MX6 ......
小小宇宙 ARM技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 571  2728  154  1498  2596  26  32  57  35  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved