电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1328G_13

产品描述4-Mbit (256 K x 18) Pipelined DCD Sync SRAM
文件大小445KB,共23页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1328G_13概述

4-Mbit (256 K x 18) Pipelined DCD Sync SRAM

文档预览

下载PDF文档
CY7C1328G
4-Mbit (256 K × 18)
Pipelined DCD Sync SRAM
4-Mbit (256 K × 18) Pipelined DCD Sync SRAM
Features
Functional Description
The CY7C1328G SRAM integrates 256 K × 18 SRAM cells with
advanced synchronous peripheral circuitry and a two-bit counter
for internal burst operation. All synchronous inputs are gated by
registers controlled by a positive-edge-triggered clock input
(CLK). The synchronous inputs include all addresses, all data
inputs, address-pipelining chip enable (CE
1
), depth-expansion
chip enables (CE
2
and CE
3
), burst control inputs (ADSC, ADSP,
and ADV), write enables (BW
[A:B]
, and BWE), and global write
(GW). Asynchronous inputs include the output enable (OE) and
the ZZ pin.
Addresses and chip enables are registered at rising edge of
clock when either address strobe processor (ADSP) or address
strobe controller (ADSC) are active. Subsequent burst
addresses can be internally generated as controlled by the
advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed write cycle.This part supports byte write
operations (see
"Pin Definitions"
on page 5 and
"Truth Table"
on
page 8 for further details). Write cycles can be one to two bytes
wide as controlled by the byte write control inputs. GW active
LOW causes all bytes to be written. This device incorporates an
additional pipelined enable register which delays turning off the
output buffers an additional cycle when a deselect is executed.
This feature allows depth expansion without penalizing system
performance.
The CY7C1328G operates from a +3.3 V core power supply
while all outputs operate with a +3.3 V or a +2.5 V supply. All
inputs and outputs are JEDEC-standard JESD8-5-compatible.
Registered inputs and outputs for pipelined operation
Optimal for performance (double-cycle deselect)
Depth expansion without wait state
256 K × 18 common I/O architecture
3.3 V core power supply (V
DD
)
3.3 V/2.5 V I/O power supply (V
DDQ
)
Fast clock-to-output times
4.0 ns (for 133-MHz device)
Provide high-performance 3-1-1-1 access rate
User-selectable burst counter supporting Intel
Pentium
interleaved or linear burst sequences
Separate processor and controller address strobes
Synchronous self-timed writes
Asynchronous output enable
Available in Pb-free 100-pin TQFP package
“ZZ” sleep mode option
Selection Guide
Description
Maximum access time
Maximum operating current
Maximum CMOS standby current
133 MHz
4.0
225
40
Unit
ns
mA
mA
Errata:
For information on silicon errata, see
"Errata"
on page 20. Details include trigger conditions, devices affected, and proposed workaround.
Cypress Semiconductor Corporation
Document Number: 38-05523 Rev. *L
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised June 25, 2013

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1168  841  1039  434  2318  48  13  53  52  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved