电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1325H

产品描述4-Mbit (256 K × 18) Flow-Through Sync SRAM
文件大小587KB,共21页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1325H概述

4-Mbit (256 K × 18) Flow-Through Sync SRAM

文档预览

下载PDF文档
CY7C1325H
4-Mbit (256 K × 18) Flow-Through
Sync SRAM
4-Mbit (256 K × 18) Flow-Through Sync SRAM
Features
Functional Description
The CY7C1325H is a 256 K × 18 synchronous cache RAM
designed to interface with high speed microprocessors with
minimum glue logic. Maximum access delay from clock rise is
6.5 ns (133 MHz version). A 2 bit on-chip counter captures the
first address in a burst and increments the address automatically
for the rest of the burst access. All synchronous inputs are gated
by registers controlled by a positive-edge-triggered Clock Input
(CLK). The synchronous inputs include all addresses, all data
inputs, address-pipelining chip enable (CE
1
), depth-expansion
chip enables (CE
2
and CE
3
), burst control inputs (ADSC, ADSP,
and ADV), write enables (BW
[A:B]
, and BWE), and global write
(GW). Asynchronous inputs include the output enable (OE) and
the ZZ pin.
The CY7C1325H allows either interleaved or linear burst
sequences, selected by the MODE input pin. A HIGH selects an
interleaved burst sequence, while a LOW selects a linear burst
sequence. Burst accesses can be initiated with the processor
address strobe (ADSP) or the cache controller address strobe
(ADSC) inputs.
Addresses and chip enables are registered at rising edge of
clock when either address strobe processor (ADSP) or address
strobe controller (ADSC) are active. Subsequent burst
addresses can be internally generated as controlled by the
advance pin (ADV).
The CY7C1325H operates from a +3.3 V core power supply
while all outputs may operate with either a +2.5 or +3.3 V supply.
All
inputs
and
outputs
are
JEDEC-standard
JESD8-5-compatible.
256 K × 18 common I/O
3.3 V core power supply (V
DD
)
2.5 V or 3.3 V I/O power supply (V
DDQ
)
Fast clock-to-output times
6.5 ns (133 MHz version)
Provide high performance 2-1-1-1 access rate
User selectable burst counter supporting Intel Pentium
interleaved or linear burst sequences
Separate processor and controller address strobes
Synchronous self timed write
Asynchronous output enable
Available in Pb-free 100-pin TQFP package
“ZZ” sleep mode option
Logic Block Diagram
A 0,A1,A
MODE
ADDRESS
REGISTER
A[1:0]
ADV
CLK
BURST Q1
COUNTER AND
LOGIC
CLR
Q0
ADSC
ADSP
DQ
B
,DQP
B
WRITE REGISTER
DQ
B
,DQP
B
WRITE DRIVER
BW
B
MEMORY
ARRAY
SENSE
AMPS
OUTPUT
BUFFERS
BW
A
BWE
GW
DQ
A
,DQP
A
WRITE REGISTER
DQ
A
,DQP
A
WRITE DRIVER
INPUT
REGISTERS
DQs
DQP
A
DQP
B
CE
1
CE
2
CE
3
OE
ENABLE
REGISTER
ZZ
SLEEP
CONTROL
Cypress Semiconductor Corporation
Document Number: 001-86114 Rev. **
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised February 20, 2013
关于GPRS送发数据求助
新手提问,所以有时候可能会提点在高手看来很笨的问题,请多包涵,谢谢! 我今天刚买了一张移动的SIM卡,开通了GPRS业务,拿回来装上卡,弄好天线就兴致勃勃的开始动手AT了, 郁闷的是一注 ......
teikou 嵌入式系统
Cyclone IV 体验点滴之一
早就拿到了学习板,因为比较忙一直没时间体验,这两天抽出点时间分享一下体验心得: 首先和大家分享的是蜂鸣器,在开始的时候不知道是有源蜂鸣器还是无源,查看原理图之后做了如下测 ......
philips_lu FPGA/CPLD
arm开发板可以对GPS+GPRS模块进行控制吗
请问各位大侠,本人最近买了一款simcom公司的sim508模块,该模块是集GPS和GPRS功能于一体的模块,然后我想将其单独做成一个板,然后通过两个串口和我的ARM开发板进行对接,请问这样可行吗...
zhangle0922 ARM技术
大家讨论一下,设计一个开发板,电源部分需要考虑什么
设计一个开发板,电源部分需要考虑的几个问题是什么呢,畅所欲言,欢迎大家发言!...
qwqwqw2088 模拟与混合信号
51单片机做门禁考勤项目
近期老师要我们做一个门禁考勤的项目,礼拜天就要验收了,我程序部分还没有开始做{:1_85:}上次一个步骤没完成,让我站了半个多小时上课,真心丢人啊 ,希望各路老板们帮帮忙啊 。。。。本人不 ......
鸿飞泥沼 51单片机
关于LPC5411i2c驱动FT6236触摸屏问题
刚接触LPC5411芯片,想用来驱动彩屏是2.4寸TFT LCD屏初始化没问题,已经可以点亮了。但是触摸屏配置出错,触摸管脚TP_SCL、TP_SDA 、TP_RESET 、TP_INT对应的PIO0_23、PIO0_24、PIO0_ ......
yuspng NXP MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1575  37  1933  209  2087  11  40  19  6  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved