电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962F0422901QSC

产品描述Field Programmable Gate Array, 960 CLBs, 248160 Gates, CMOS, CPGA484, CERAMIC, CGA-484
产品类别可编程逻辑器件    可编程逻辑   
文件大小926KB,共38页
制造商Cobham PLC
下载文档 详细参数 全文预览

5962F0422901QSC概述

Field Programmable Gate Array, 960 CLBs, 248160 Gates, CMOS, CPGA484, CERAMIC, CGA-484

5962F0422901QSC规格参数

参数名称属性值
厂商名称Cobham PLC
包装说明CGA,
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
CLB-Max的组合延迟1.01 ns
JESD-30 代码S-CPGA-X484
JESD-609代码e4
长度29 mm
可配置逻辑块数量960
等效关口数量248160
端子数量484
最高工作温度125 °C
最低工作温度-55 °C
组织960 CLBS, 248160 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码CGA
封装形状SQUARE
封装形式GRID ARRAY
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class Q
座面最大高度2.97 mm
最大供电电压2.7 V
最小供电电压2.3 V
标称供电电压2.5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子面层GOLD
端子形式UNSPECIFIED
端子节距1.27 mm
端子位置PERPENDICULAR
总剂量300k Rad(Si) V
宽度29 mm

文档预览

下载PDF文档
Standard Products
RadHard Eclipse FPGA Family (6250 and 6325)
Advanced Data Sheet
July 2005
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
150 MHz 16-bit counters, 150 MHz datapaths, 60+ MHz
FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 usable system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with 100% utilization and 100% user fixed
I/O
Variable-grain logic cells provide high performance and
100% utilization
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, and
484 CLGA
Standard Microcircuit Drawing 5962-04229
- QML Q and V compliant part
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 usable system gates including
Dual-Port RadHard SRAM modules. It is fabricated on 0.25µm
five-layer metal ViaLink CMOS process and contains a
maximum of 1,536 logic cells and 24 dual-port RadHard SRAM
modules (see Figure 1 Block Diagram). Each RAM module has
2,304 RAM bits, for a maximum total of 55,300 bits. Please
reference product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). The RadHard Eclipse FPGA is available
in a 208-pin Cerquad Flatpack, allowing access to 99
bidirectional signal I/O, 1 dedicated clock, 8 programmable
clocks and 16 high drive inputs. Other package options include
a 288 CQFP, 484 CCGA and a 484 CLGA.
Designers can cascade multiple RAM modules to increase the
depth or width allowed in single modules by connecting
corresponding address lines together and dividing the words
between modules (see Figure 3). This approach allows a variety
of address depths and word widths to be tailored to a specific
application.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
采用GaN实现48V至POL单级转换
企业服务器、交换机、基站和存储硬件设计师都在寻求在其主板上提高功率密度和效率。随着主板上元件数量的增加和外形尺寸的减小,电源密度成为进一步减小面积的限制因素。电源越小,主板尺寸就越 ......
maylove 模拟与混合信号
verilog黄金参考指南中文版
verilog黄金参考指南中文版 ...
雷北城 FPGA/CPLD
菜鸟求助数据包分析
...
flcqzc 嵌入式系统
齐纳二极管工艺及原理
在通常情况下,反向偏置的PN结中只有一个很小的电流。这个漏电流一直保持一个常数,直到反向电压超过某个特定的值,超过这个值之后PN结突然开始有大电流导通(图1.15)。这个突然的意 ......
fighting 模拟电子
ESP所用传感器的接口技术电路解析
ESP是英文Electronic Stability Program的缩写,中文译成“电子稳定程序”。是对旨在提升车辆的操控表现的同时、有效地防止汽车达到其动态极限时失控的系统或程序的通称。它通过 ......
Aguilera 模拟与混合信号
5G基础设施在RF芯片内部开辟了新的集成前沿
大规模多输入多输出的出现为基站硬件带来了新的RF挑战,而新的无线技术促进了5G无线技术的发展。因此,已经面临日益增加的RF复杂性的5G基础设施现在需要半导体公司的另一轮创新,以通过更具适 ......
朗锐智科 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1660  372  1813  2803  1788  52  20  55  39  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved