电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P060-1TQ100ES

产品描述FPGA, 768 CLBS, 30000 GATES, 350 MHz, PQFP100
产品类别半导体    可编程逻辑器件   
文件大小10MB,共220页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A3P060-1TQ100ES概述

FPGA, 768 CLBS, 30000 GATES, 350 MHz, PQFP100

现场可编程门阵列, 768 CLBS, 30000 门, 350 MHz, PQFP100

A3P060-1TQ100ES规格参数

参数名称属性值
端子数量100
最小工作温度-40 Cel
最大工作温度85 Cel
加工封装描述14 X 14 MM, 1 MM HEIGHT, 0.50 MM PITCH, GREEN, VQFP-100
each_compliYes
欧盟RoHS规范Yes
状态Active
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
clock_frequency_max350 MHz
jesd_30_codeS-PQFP-G100
jesd_609_codee3
moisture_sensitivity_level3
可配置逻辑模块数量768
等效门电路数量30000
组织768 CLBS, 30000 GATES
包装材料PLASTIC/EPOXY
ckage_codeTFQFP
包装形状SQUARE
包装尺寸FLATPACK, THIN PROFILE, FINE PITCH
eak_reflow_temperature__cel_260
qualification_statusCOMMERCIAL
seated_height_max1.2 mm
额定供电电压1.5 V
最小供电电压1.42 V
最大供电电压1.58 V
表面贴装YES
工艺CMOS
温度等级INDUSTRIAL
端子涂层MATTE TIN
端子形式GULL WING
端子间距0.5000 mm
端子位置QUAD
ime_peak_reflow_temperature_max__s_40
length14 mm
width14 mm

文档预览

下载PDF文档
Revision 13
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 k to 1 M System Gates
• Up to 144 kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption (except ARM
®
-enabled ProASIC
®
3 devices)
via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
ProASIC3 Devices
Cortex-M1 Devices
2
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP
3
Integrated PLL in CCCs
VersaNet Globals
4
I/O Banks
Maximum User I/Os
Package Pins
QFN
CS
VQFP
TQFP
PQFP
FBGA
A3P015
1
15,000
128
384
1
6
2
49
QN68
A3P030
30,000
256
768
1
6
2
81
QN48, QN68,
QN132
VQ100
A3P060
60,000
512
1,536
18
4
1
Yes
1
18
2
96
QN132
CS121
VQ100
TQ144
FG144
A3P125
125,000
1,024
3,072
36
8
1
Yes
1
18
2
133
QN132
VQ100
TQ144
PQ208
FG144
A3P250
M1A3P250
250,000
2,048
6,144
36
8
1
Yes
1
18
4
157
QN132
5
VQ100
PQ208
PQ208
FG144/256
5
FG144/256/
484
PQ208
FG144/256/
484
A3P400
M1A3P400
400,000
9,216
54
12
1
Yes
1
18
4
194
A3P600
M1A3P600
600,000
13,824
108
24
1
Yes
1
18
4
235
• M1 ProASIC3 Devices—ARM
®
Cortex™-M1 Soft Processor
Available with or without Debug
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
PQ208
FG144/256/
484
Notes:
1. A3P015 is not recommended for new designs.
2. Refer to the
Cortex-M1
product brief for more information.
3. AES is not available for Cortex-M1 ProASIC3 devices.
4. Six chip (main) and three quadrant global networks are available for A3P060 and above.
5. The M1A3P250 device does not support this package.
6. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
† A3P015 and A3P030 devices do not support this feature.
January 2013
© 2013 Microsemi Corporation
‡ Supported only by A3P015 and A3P030 devices.
I
LC滤波
哪位大侠能推荐一下47uF,500V的滤波用电容型号和220mF,2A的滤波用电感型号,万分感谢!...
xiaohun 模拟电子
猖狂的滚筒型概念汽车
这是伊斯坦布尔的设计师Özkan Koral为俏丽公司设计的滚筒型概念汽车,不仅样子奇特,而且非常环保,因为它采用的是氢气做为燃料,每个大轮子都由独立的马达驱动。全部车体都是透明的,“车 ......
xyh_521 创意市集
ucf 引脚绑定
问下,ise10.1中如何添加ucf 最好是能在软件直接添加的!...
eeleader FPGA/CPLD
[秀作品] 【瑞萨电子MCU套件免费试用】之刷卡水表 有图有真相
珊珊来迟,却也终归来了. 基于瑞萨单片机控制EM4095读卡芯片,外加一个液晶显示模块以及一个电磁阀模块的智能水表终于完成了,单由于引脚数目不够所以本人更换了瑞萨的RL78,算是赤 ......
908508455a DIY/开源硬件专区
毫米波传感器将全新智能化引入工业应用
从定位和邻近度测量,到确定液面位置和光照强度,传感器解决方案为我们提供了一个感测、数字化表达和处理周围世界的途径。特定的应用问题已经催生出大量不同的传感器技术,使得系统能够在各 ......
Aguilera 微控制器 MCU
PCB视频制作
不能发图片太麻烦,大家下载附件看啦! 在PCB3DMovieEditor面板中,我们可以创建、配置和管理PCB3D视频。在主设计窗口的右下角,点击PCB按钮,在随后的菜单中选择 PCB3DMovieEditor 打开面板 ......
520spxiong PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2715  1395  2460  2656  2785  4  33  35  46  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved