电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT2308B-3DCGI8

产品描述Clock Driver
产品类别逻辑    逻辑   
文件大小160KB,共13页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

IDT2308B-3DCGI8概述

Clock Driver

IDT2308B-3DCGI8规格参数

参数名称属性值
是否Rohs认证符合
Reach Compliance Codeunknow
JESD-609代码e3
湿度敏感等级3
端子面层Matte Tin (Sn) - annealed
Base Number Matches1

文档预览

下载PDF文档
IDT2308B
3.3V ZERO DELAY CLOCK MULTIPLIER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V ZERO DELAY
CLOCK MULTIPLIER
FEATURES:
• Phase-Lock Loop Clock Distribution for Applications ranging
from 10MHz to 133MHz operating frequency
• Distributes one clock input to two banks of four outputs
• Separate output enable for each output bank
• External feedback (FBK) pin is used to synchronize the outputs
to the clock input
• Output Skew <200 ps
• Low jitter <200 ps cycle-to-cycle
• 1x, 2x, 4x output options (see table):
– IDT2308B-1 1x
– IDT2308B-2 1x, 2x
– IDT2308B-3 2x, 4x
– IDT2308B-4 2x
– IDT2308B-1H, -2H, and -5H for High Drive
• No external RC network required
• Operates at 3.3V V
DD
• Available in SOIC and TSSOP packages
IDT2308B
ADVANCE
INFORMATION
DESCRIPTION:
The IDT2308B is a high-speed phase-lock loop (PLL) clock multiplier. It is
designed to address high-speed clock distribution and multiplication applica-
tions. The zero delay is achieved by aligning the phase between the incoming
clock and the output clock, operable within the range of 10 to 133MHz.
The IDT2308B has two banks of four outputs each that are controlled via two
select addresses. By proper selection of input addresses, both banks can be
put in tri-state mode. In test mode, the PLL is turned off, and the input clock
directly drives the outputs for system testing purposes. In the absence of an
input clock, the IDT2308B enters power down, and the outputs are tri-stated.
In this mode, the device will draw less than 25µA.
The IDT2308B is available in six unique configurations for both pre-
scaling and multiplication of the Input REF Clock. (See available options
table.)
The PLL is closed externally to provide more flexibility by allowing the user
to control the delay between the input clock and the outputs.
The IDT2308B is characterized for both Industrial and Commercial opera-
tion.
NOTE:
For new designs, refer to AN-233.
FUNCTIONAL BLOCK DIAGRAM
(-3, -4)
FBK
REF
16
1
2
(-5)
2
PLL
3
2
CLKA1
CLKA2
14
CLKA3
15
CLKA4
S2
S1
8
9
Control
Logic
(-2, -3)
2
6
CLKB1
7
CLKB2
10
CLKB3
11
CLKB4
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2005
Integrated Device Technology, Inc.
OCTOBER 2005
DSC 6995/2

IDT2308B-3DCGI8相似产品对比

IDT2308B-3DCGI8 IDT2308B-5HPGG8 IDT2308B-4DCGI IDT2308B-4DCGI8 IDT2308B-5HPGGI8 IDT2308B-5HPGGI IDT2308B-3DCGI IDT2308B-4DCI8 IDT2308B-4DCI IDT2308B-5HPG8
描述 Clock Driver Clock Driver Clock Driver Clock Driver Clock Driver Clock Driver Clock Driver PLL Based Clock Driver, 2308 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, SOIC-16 PLL Based Clock Driver, 2308 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, SOIC-16 PLL Based Clock Driver, 2308 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, TSSOP-16
Reach Compliance Code unknow unknow unknow unknow unknow unknow unknow _compli _compli _compli
Base Number Matches 1 1 1 1 1 1 1 1 1 1
是否Rohs认证 符合 - 符合 符合 - - 符合 不符合 不符合 不符合
JESD-609代码 e3 - e3 e3 - - e3 e0 e0 e0
湿度敏感等级 3 - 3 3 - - 3 1 1 1
端子面层 Matte Tin (Sn) - annealed - Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed - - Matte Tin (Sn) - annealed Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 895  1459  109  2509  1963  5  21  35  42  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved