电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT2309A-1DCG8

产品描述PLL Based Clock Driver, 2309 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, LEAD FREE, SOIC-16
产品类别逻辑    逻辑   
文件大小58KB,共8页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

IDT2309A-1DCG8概述

PLL Based Clock Driver, 2309 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, LEAD FREE, SOIC-16

IDT2309A-1DCG8规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码SOIC
包装说明SOP, SOP16,.25
针数16
Reach Compliance Codecompli
ECCN代码EAR99
系列2309
输入调节STANDARD
JESD-30 代码R-PDSO-G16
JESD-609代码e3
长度9.9314 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
最大I(ol)0.012 A
湿度敏感等级3
功能数量1
反相输出次数
端子数量16
实输出次数8
最高工作温度70 °C
最低工作温度
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP16,.25
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)260
电源3.3 V
Prop。Delay @ Nom-Su8.7 ns
传播延迟(tpd)8.7 ns
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.25 ns
座面最大高度1.7272 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度3.937 mm
最小 fmax133 MHz
Base Number Matches1

文档预览

下载PDF文档
IDT2309A
3.3V ZERO DELAY CLOCK BUFFER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V ZERO DELAY
CLOCK BUFFER
IDT2309A
FEATURES:
• Phase-Lock Loop Clock Distribution
• 10MHz to 133MHz operating frequency
• Distributes one clock input to one bank of five and one bank of
four outputs
• Separate output enable for each output bank
• Output Skew < 250ps
• Low jitter <200 ps cycle-to-cycle
• IDT2309A-1 for Standard Drive
• IDT2309A-1H for High Drive
• No external RC network required
• Operates at 3.3V V
DD
• Available in SOIC and TSSOP packages
DESCRIPTION:
The IDT2309A is a high-speed phase-lock loop (PLL) clock buffer,
designed to address high-speed clock distribution applications. The zero
delay is achieved by aligning the phase between the incoming clock and
the output clock, operable within the range of 10 to 133MHz.
The IDT2309A is a 16-pin version of the IDT2305A. The IDT2309A
accepts one reference input, and drives two banks of four low skew clocks.
The -1H version of this device operates up to 133MHz frequency and has
higher drive than the -1 device. All parts have on-chip PLLs which lock
to an input clock on the REF pin. The PLL feedback is on-chip and is
obtained from the CLKOUT pad. In the absence of an input clock, the
IDT2309A enters power down. In this mode, the device will draw less than
12µA for Commercial Temperature range and less than 25µA for Industrial
temperature range, and the outputs are tri-stated.
The IDT2309A is characterized for both Industrial and Commercial
operation.
FUNCTIONAL BLOCK DIAGRAM
16
CLKOUT
1
REF
PLL
2
CLKA1
3
CLKA2
14
CLKA3
15
CLKA4
S2
S1
8
9
Control
Logic
6
CLKB1
7
CLKB2
10
CLKB3
11
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
CLKB4
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2012 Integrated Device Technology, Inc.
AUGUST 2012
DSC - 6588/5

IDT2309A-1DCG8相似产品对比

IDT2309A-1DCG8 IDT2309A-1DCGI8
描述 PLL Based Clock Driver, 2309 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, LEAD FREE, SOIC-16 PLL Based Clock Driver, 2309 Series, 8 True Output(s), 0 Inverted Output(s), PDSO16, LEAD FREE, SOIC-16
是否无铅 不含铅 不含铅
是否Rohs认证 符合 符合
零件包装代码 SOIC SOIC
包装说明 SOP, SOP16,.25 SOP, SOP16,.25
针数 16 16
Reach Compliance Code compli compli
ECCN代码 EAR99 EAR99
系列 2309 2309
输入调节 STANDARD STANDARD
JESD-30 代码 R-PDSO-G16 R-PDSO-G16
JESD-609代码 e3 e3
长度 9.9314 mm 9.9314 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
最大I(ol) 0.012 A 0.012 A
湿度敏感等级 3 3
功能数量 1 1
端子数量 16 16
实输出次数 8 8
最高工作温度 70 °C 85 °C
输出特性 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 SOP SOP
封装等效代码 SOP16,.25 SOP16,.25
封装形状 RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE SMALL OUTLINE
峰值回流温度(摄氏度) 260 260
电源 3.3 V 3.3 V
Prop。Delay @ Nom-Su 8.7 ns 8.7 ns
传播延迟(tpd) 8.7 ns 8.7 ns
认证状态 Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.25 ns 0.25 ns
座面最大高度 1.7272 mm 1.7272 mm
最大供电电压 (Vsup) 3.6 V 3.6 V
最小供电电压 (Vsup) 3 V 3 V
标称供电电压 (Vsup) 3.3 V 3.3 V
表面贴装 YES YES
温度等级 COMMERCIAL INDUSTRIAL
端子面层 Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed
端子形式 GULL WING GULL WING
端子节距 1.27 mm 1.27 mm
端子位置 DUAL DUAL
处于峰值回流温度下的最长时间 30 30
宽度 3.937 mm 3.937 mm
最小 fmax 133 MHz 133 MHz
Base Number Matches 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 200  1033  303  2148  592  2  38  29  15  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved