电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V67902S85PFG

产品描述Cache SRAM, 512KX18, 8.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
产品类别存储    存储   
文件大小985KB,共23页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71V67902S85PFG概述

Cache SRAM, 512KX18, 8.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100

IDT71V67902S85PFG规格参数

参数名称属性值
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
最长访问时间8.5 ns
其他特性FLOW-THROUGH ARCHITECTURE
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度9437184 bit
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX18
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)240
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm

文档预览

下载PDF文档
256K X 36, 512K X 18
IDT71V67702
3.3V Synchronous SRAMs
IDT71V67902
2.5V I/O, Burst Counter
Flow-Through Outputs, Single Cycle Deselect
Features
x
x
x
x
x
x
x
x
256K x 36, 512K x 18 memory configurations
Supports fast access times:
– 7.5ns up to 117MHz clock frequency
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW byte write
GW),
GW
enable (BWE and byte writes (BW
BWE),
BWx)
BWE
BW
3.3V core power supply
Power down controlled by ZZ input
2.5V I/O supply (V
DDQ
)
Packaged in a JEDEC Standard 100-pin thin plastic quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array (fBGA).
Description
The IDT71V67702/7902 are high-speed SRAMs organized as
256K x 36/512K x 18. The IDT71V67702/7902 SRAMs contain write,
data, address and control registers. There are no registers in the data
output path (flow-through architecture). Internal logic allows the SRAM to
generate a self-timed write based upon a decision which can be left until
the end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V67702/7902 can provide four cycles of
data for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V67702/7902 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
18
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Asynchronous
Synchronous
N/A
N/A
5317 tbl 01
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V67902.
DECEMBER 2003
1
©2002 Integrated Device Technology, Inc.
DSC-5317/08
3合1开发板赠送活动的一些说明2009-5
四月份抽中的500名已经全部都发出了。出于保护网友隐私的关系,就不在网络上公开公布名单了。希望查询的网友可以发邮件到sales@winsilicon.net查询。这次没有收到了网友也不要气馁。5月底 ......
milk1038 stm32/stm8
【课后练习】课后练习1之GPIO
1.首先看下launchpad的硬件原理图 87875 2.引脚设置 PxDIR 输入/输出方向寄存器 PxIN 输入寄存器 PxOUT 输出寄存器 PxIFG 中断标志寄存器 PxIE 中断使能寄存器 PxSEL 功能选择寄存器 ......
常见泽1 微控制器 MCU
求助基于CPLD的cmi编解码电路设计的程序源代码
vhdl语言编写的...
火狐 FPGA/CPLD
DS5使用出错
求助,DS5使用中我将已有的工程添加进来之后,发现编译出现错误Description Resource Path Location Type make: *** No rule to make target 'all'. Stop. hps_lcd C/C++ Problem ...
linru FPGA/CPLD
急,我的电脑怎么装系统装不上啊!高手们帮帮忙
我的电脑以前也是XP的系统,然后老是出现自动重启,我重新装系统,装一半就卡在那里了.高手们快点帮帮我,...
qidianw 嵌入式系统
常用电源IC特价供应0755-27933086刘小姐13088807908
本帖最后由 jameswangsynnex 于 2015-3-3 19:59 编辑 THX202HTHX203HTHX201THX208QFP5N60CQFP5N60CKA3843MC34063ONH431MJ13003MJ13003ACT30AACT31BLD7550B0BNLD7552LD7575LD7535PC817BPC817CPC ......
永远有多远 消费电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 733  2307  1744  2891  1191  36  8  45  34  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved