电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8T49N282B-DDDNLGI#

产品描述Clock Generator, 1000MHz, CMOS, 10 X 10 MM, 0.90 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, VFQFN-72
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小897KB,共73页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览 文档解析

8T49N282B-DDDNLGI#概述

Clock Generator, 1000MHz, CMOS, 10 X 10 MM, 0.90 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, VFQFN-72

8T49N282B-DDDNLGI#规格参数

参数名称属性值
厂商名称IDT (Integrated Device Technology)
包装说明HVQCCN,
Reach Compliance Codecompliant
ECCN代码EAR99
其他特性ALSO OPERATES AT 3.3 V SUPPLY
JESD-30 代码S-XQCC-N72
长度10 mm
端子数量72
最高工作温度85 °C
最低工作温度-40 °C
最大输出时钟频率1000 MHz
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
主时钟/晶体标称频率875 MHz
座面最大高度1 mm
最大供电电压2.625 V
最小供电电压2.375 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
宽度10 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, OTHER

文档解析

根据这份数据手册,选择合适的电源模式以满足不同应用场景的需求,需要考虑以下几个关键因素:

  1. 核心电压 (VCC) 和模拟电压 (VCCA) 的需求:根据应用场景对电源稳定性和噪声的要求,选择适当的核心电压和模拟电压。例如,如果需要更高的电源稳定性,可能需要选择较低的电压。

  2. 输出电压 (VCCO) 的需求:不同的输出电压适用于不同的输出类型。例如,LVCMOS 输出可能需要 1.8V、2.5V 或 3.3V 的 VCCO,而 LVPECL 或 LVDS 输出可能需要 2.5V 或 3.3V。选择合适的 VCCO 电压以匹配输出类型和所需的逻辑电平。

  3. 功耗和热管理:根据应用的功耗预算和热管理要求,选择合适的电源模式。数据手册提供了不同电源模式下的功耗数据,包括核心供电电流 (ICC)、模拟供电电流 (ICCA) 以及每个输出路径的电流消耗。使用这些数据可以帮助计算总功耗,并根据热阻 (θJA) 和环境温度选择合适的散热解决方案。

  4. 电源模式:IDT8T49N282I 提供了不同的电源模式,包括正常模式、关闭模式和省电模式。在不需要某些功能时,可以通过编程接口关闭相应的电源域,以降低功耗。

  5. 电源管理功能:利用设备提供的电源管理功能,如电源关闭模式,可以进一步降低功耗。例如,如果某个输出不需要使用,可以通过寄存器设置将其关闭。

  6. 环境温度:考虑应用环境的温度范围,确保所选电源模式在该温度范围内能够正常工作,并且不会超过器件的最大结温 (TJ)。

  7. 电源稳定性和噪声要求:对于对电源稳定性和噪声有严格要求的应用,如通信系统,需要选择能够提供足够电源稳定性和低噪声的电源模式。

通过综合考虑上述因素,并参考数据手册中提供的详细电源特性和功耗数据,可以为特定应用场景选择合适的电源模式。如果需要进一步的技术支持或定制解决方案,可以联系 IDT 的技术支持团队。

文档预览

下载PDF文档
FemtoClock
®
NG Octal Universal
Frequency Translator
IDT8T49N282I
DATA SHEET
General Description
The IDT8T49N282I has two independent, fractional-feedback PLLs
that can be used as jitter attenuators and frequency translators. It is
equipped with six integer and two fractional output dividers, allowing
the generation of up to eight different output frequencies, ranging
from 8kHz to 1GHz. Four of these frequencies are completely
independent of each other and the inputs. The other four are related
frequencies. The eight outputs may select among LVPECL, LVDS or
LVCMOS output levels.
This functionality makes it ideal to be used in any frequency
translation application, including 1G, 10G, 40G and 100G
Synchronous Ethernet, OTN, and SONET/SDH, including ITU-T
G.709 (2009) FEC rates. The device may also behave as a frequency
synthesizer.
The IDT8T49N282I accepts up to four differential or single-ended
input clocks and a crystal input. Each of the two internal PLLs can
lock to different input clocks which may be of independent
frequencies. The other two input clocks are intended for redundant
backup of the primary clocks and must be related in frequency to their
primary.
The device supports hitless reference switching between input
clocks. The device monitors all input clocks for Loss of Signal (LOS),
and generates an alarm when an input clock failure is detected.
Automatic and manual hitless reference switching options are
supported. LOS behavior can be set to support gapped or un-gapped
clocks.
The IDT8T49N282I supports holdover for each PLL. The holdover
has an initial accuracy of ±50ppB from the point where the loss of all
applicable input reference(s) has been detected. It maintains a
historical average operating point for each PLL that may be returned
to in holdover at a limited phase slope.
The device places no constraints on input to output frequency
conversion, supporting all FEC rates, including the new revision of
ITU-T Recommendation G.709 (2009), most with 0ppm conversion
error.
Each PLL has a register-selectable loop bandwidth from 0.5Hz to
512Hz.
Each output supports individual phase delay settings to allow
output-output alignment.
The device supports Output Enable inputs and Lock, Holdover and
LOS status outputs.
The device is programmable through an I
2
C interface. It also
supports I
2
C master capability to allow the register configuration to
be read from an external EEPROM. The user may select whether the
programming interface uses I
2
C protocols or SPI protocols, however
in SPI mode, read from the external EEPROM is not supported.
Gigabit and Terabit IP switches / routers including support of
Synchronous Ethernet
Wireless base station baseband
Data communications
Features
Supports SDH/SONET and Synchronous Ethernet clocks
including all FEC rate conversions
Two differential outputs meet jitter limits for 100G Ethernet and
STM-256/OC-768
<0.3ps RMS (including spurs): 12kHz to 20MHz
All outputs <0.5ps RMS (including spurs) 12kHz to 20MHz
Operating modes: locked to input signal, holdover and free-run
Initial holdover accuracy of ±50ppb
Accepts up to four LVPECL, LVDS, LVHSTL, HCSL or LVCMOS
input clocks
Accepts frequencies ranging from 8kHz up to 875MHz
Auto and manual input clock selection with hitless switching
Clock input monitoring, including support for gapped clocks
Phase-Slope Limiting and Fully Hitless Switching options to
control output phase transients
Operates from a 10MHz to 40MHz fundamental-mode crystal
Generates eight LVPECL / LVDS or 16 LVCMOS output clocks
Output frequencies ranging from 8kHz up to 1.0GHz (diff)
Output frequencies ranging from 8kHz to 250MHz (LVCMOS)
Eight General Purpose I/O pins with optional support for status
and control
Eight Output Enable control inputs
Lock, Holdover and Loss-of-Signal status outputs
Open-drain Interrupt pin
Write-protect pin to prevent configuration registers being altered
Programmable PLL bandwidth settings for each PLL:
0.5Hz, 1Hz, 2Hz, 4Hz, 8Hz, 16Hz, 32Hz, 64Hz, 128Hz, 256Hz
or 512Hz
Optional Fast Lock function
Programmable output phase delays in steps as small as 16ps
Register programmable through I
2
C / SPI or via external I
2
C
EEPROM
Bypass clock paths for system tests
Power supply modes:
V
CC
/ V
CCA
/ V
CCO
3.3V / 3.3V / 3.3V
3.3V / 3.3V / 2.5V
3.3V / 3.3V / 1.8V (LVCMOS)
2.5V / 2.5V / 3.3V
2.5V / 2.5V / 2.5V
2.5V / 2.5V / 1.8V (LVCMOS)
Power down modes support consumption as low as 1.7W (see
Power Dissipation and Thermal Considerations section
for
details)
-40°C to 85°C ambient operating temperature
Package: 72QFN, lead-free RoHs (6)
©2014 Integrated Device Technology, Inc.
Applications
OTN or SONET / SDH equipment Line cards (up to OC-192, and
supporting FEC ratios)
OTN de-mapping (Gapped Clock and DCO mode)
1
IDT8T49N282I REVISION B 06/02/14

8T49N282B-DDDNLGI#相似产品对比

8T49N282B-DDDNLGI# 8T49N282B-DDDNLGI8 8T49N282B-DDDNLGI
描述 Clock Generator, 1000MHz, CMOS, 10 X 10 MM, 0.90 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, VFQFN-72 Clock Generator, 1000MHz, CMOS, 10 X 10 MM, 0.90 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, VFQFN-72 Clock Generator, 1000MHz, CMOS, 10 X 10 MM, 0.90 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, VFQFN-72
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
包装说明 HVQCCN, HVQCCN, HVQCCN,
Reach Compliance Code compliant compliant compliant
ECCN代码 EAR99 EAR99 EAR99
其他特性 ALSO OPERATES AT 3.3 V SUPPLY ALSO OPERATES AT 3.3 V SUPPLY ALSO OPERATES AT 3.3 V SUPPLY
JESD-30 代码 S-XQCC-N72 S-XQCC-N72 S-XQCC-N72
长度 10 mm 10 mm 10 mm
端子数量 72 72 72
最高工作温度 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C
最大输出时钟频率 1000 MHz 1000 MHz 1000 MHz
封装主体材料 UNSPECIFIED UNSPECIFIED UNSPECIFIED
封装代码 HVQCCN HVQCCN HVQCCN
封装形状 SQUARE SQUARE SQUARE
封装形式 CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
主时钟/晶体标称频率 875 MHz 875 MHz 875 MHz
座面最大高度 1 mm 1 mm 1 mm
最大供电电压 2.625 V 2.625 V 2.625 V
最小供电电压 2.375 V 2.375 V 2.375 V
标称供电电压 2.5 V 2.5 V 2.5 V
表面贴装 YES YES YES
技术 CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子形式 NO LEAD NO LEAD NO LEAD
端子节距 0.5 mm 0.5 mm 0.5 mm
端子位置 QUAD QUAD QUAD
宽度 10 mm 10 mm 10 mm
uPs/uCs/外围集成电路类型 CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER
买书了 ,进来看看谁有这几本书
谁有不看C语言的书籍这三本C和指针 C陷阱与缺陷 C专家编程 卖的联系我 QQ739669351 290759 ...
739669351 淘e淘
protel一些元件的封装
这是我随便找来的一些东东,大家随便看看啊~~~~21397...
t415422 聊聊、笑笑、闹闹
【TI首届低功耗设计大赛】第二个外设程序 MSP430FR5969读取ADXL362数据通过CC1101发送
本帖最后由 littleshrimp 于 2014-12-27 13:24 编辑 世界上最低功耗的MCUMSP430FR5969+世界最低功耗的加速度传感器ADXL362堪称完美组合。组合完能嘎蛤?谁知道,先跑起来再说。MSP430FR5969 ......
littleshrimp 微控制器 MCU
PWM
为什么用EN555做的PWM发生器,PWM频率会随着占空比变化而变化;而用单片机做的PWM发生器,PWM频率不会随着占空变化而变化。 ...
A001 单片机
[ 雅特力AT-START-F421]评测 移植RTT
跳过开箱神马的直入主题,文档入门手册神马官方给的很全了,包装盒,板子实物照片,板子功能标识直接截的官方手册里的. 官方包中有IAR和MDK的支持包,用法官方文档也写了,这里不再阐 ......
eew_Violet 国产芯片交流
labview怎么跟汇编语言联啊
想用labveiw做一些接口实验,但是需要用到汇编语言,怎么联啊...
niuqing 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 968  1663  2474  1060  276  20  34  50  22  6 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved