电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SYS816000RKXLI-70

产品描述SRAM Module, 16MX8, 70ns, CMOS, PSMA40
产品类别存储    存储   
文件大小329KB,共7页
制造商APTA Group Inc
下载文档 详细参数 全文预览

SYS816000RKXLI-70概述

SRAM Module, 16MX8, 70ns, CMOS, PSMA40

SYS816000RKXLI-70规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称APTA Group Inc
包装说明, SIP40(UNSPEC)
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
最长访问时间70 ns
I/O 类型COMMON
JESD-30 代码R-PSMA-T40
JESD-609代码e0
内存密度134217728 bit
内存集成电路类型SRAM MODULE
内存宽度8
功能数量1
端子数量40
字数16777216 words
字数代码16000000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织16MX8
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装等效代码SIP40(UNSPEC)
封装形状RECTANGULAR
封装形式MICROELECTRONIC ASSEMBLY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源3 V
认证状态Not Qualified
最大压摆率0.048 mA
最大供电电压 (Vsup)3.3 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3 V
表面贴装NO
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式THROUGH-HOLE
端子位置SINGLE
处于峰值回流温度下的最长时间NOT SPECIFIED

文档预览

下载PDF文档
SYS816000RKX - 70/85/10
Issue 1.0 : March 1999
Description
The SYS816000 is an industry standard plastic
128Mbit Static RAM Module housed in a 40 pin plastic
Single-in-line package organised as 16M x 8, with
access times of 70/85 and 100ns. The module utilizes
state of the art packaging technology to give a height
of only 0.8" and maximum thickness 0.16". The
SYS816000 offers the highest density SRAM available
without resorting to expensive 3D technologies.
The module provides full buffering of address, data
paths and all control signals so that the system only
needs to drive one or two loads. The memory content
is provided by 32 pieces of 4Mbit SRAM. operating at
3 volts. The SYS816000 has battery backup capability
at 2 volt operation.
The SYS816000 has the same pin definition as the
SYS88000RKX and SYS84000RKX with the addition of
an extra pin on either end.
Features
Access Times of 70/85/100 ns
Very simple operation
40 Pin SIP package
3 Volt Supply ± 10%
Low Power Dissipation:
Average (min cycle) 150 mW
Standby
2.25 mW
• Completely Static Operation
• On-board Supply Decoupling Capacitors
Block Diagram
Address
/CS
/WE
A0
A23
Buffer and Decode Logic
/OE
4Mb
SRAM
0
Control
31
Pin Functions
D0
D7
Data
Description
Address Inputs
Data Input/Output
Chip Select
Write Enable
Output Enable
No Connect
Power (+3V)
Ground
Signal
A0 - A23
D0 - D7
/CS
/WE
/OE
NC
Vcc
Gnd
1
2
3
4
5
A23
A22
A20
Vcc
/WE
D2
D3
D0
A1
A2
11
12
13
14
15
16
17
18
19
20
A3
A4
Gnd
D5
A10
A11
A5
A13
A14
A19
21
22
23
24
25
26
27
28
29
30
/CS
A15
A16
A12
A18
A6
D1
Gnd
A0
A7
31
32
33
34
35
36
37
38
39
40
A8
A9
D7
D4
D6
A17
Vcc
/OE
A21
NC
Pin
Signal
Pin
Signal Pin
Signal
Pin
Signal
Pin Definition
Package Details
Plastic 40 Pin Single-in-line (SIP)
Dimensions 4.05" x 0.8" x 0.16"
6
7
8
9
10
11,403 West Bernardo Court, San Diego, CA 92127 • Tel (619) 674 2233 Fax (619) 674 2230
16M X 8 SRAM MODULE

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2557  2806  1318  1879  19  52  57  27  38  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved