MK2308-1
3.3 V
OLT
Z
ERO
D
ELAY
, L
OW
S
KEW
B
UFFER
Description
The MK2308-1 is a low phase noise, high-speed PLL
based, 8-output, low-skew zero delay buffer. Based on
ICS’ proprietary low jitter Phase Locked Loop (PLL)
techniques, the device provides eight low skew outputs
at speeds up to 133 MHz at 3.3 V. The outputs can be
generated from the PLL (for zero delay), or directly
from the input (for testing), and can be set to tri-state
mode or to stop at a low level. For normal operation as
a zero delay buffer, any output clock is tied to the FBIN
pin.
ICS manufactures a variety of clock generators and
buffers.
Features
•
•
•
•
•
•
•
•
•
•
•
Clock outputs from 10 to 133 MHz
Zero input-output delay
Eight low skew (<200 ps) outputs
Device-to-device skew <700 ps
Full CMOS outputs with 25 mA output drive
capability at TTL levels
5 V tolerant FBIN and CLKIN pins
Tri-state mode for board-level testing
Advanced, low power, sub-micron CMOS process
Operating voltage of 3.3 V
Industrial temperature range available
Packaged in 16-pin SOIC
Block Diagram
VDD
2
2
Control
Logic
S2, S1
CLKA1
CLKA2
CLKIN
CLKA3
CLKA4
FBIN
Clock
Synthesis
PLL
1
0
CLKB1
CLKB2
CLKB3
CLKB4
GND
2
Feedback is shown from CLKB4 for
illustration, but may come from any output.
MDS 2308-1 A
I n t e gra te d C i r c u i t S y s te m s
●
1
52 5 Ra ce Street, San Jose, CA 9 512 6
●
Revision 100603
tel (408 ) 295 -980 0
●
w ww.i c s t. c om
MK2308-1
3.3 V
OLT
Z
ERO
D
ELAY
, L
OW
S
KEW
B
UFFER
Pin Assignment
C L K IN
C LKA1
C LKA2
VDD
GND
C LKB1
C LKB2
S2
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
F B IN
C LKA4
C LKA3
VDD
GND
C LKB4
C LKB3
S1
1 6 p in n a rro w (1 5 0 m il) S O IC
Output Clock Mode Select Table
S2
0
0
1
1
S1
0
1
0
1
CLKA1:A4
Tri-state (note 1)
Running
Running
Running
CLKB1:B4
Tri-state (note 1)
Tri-state (note 1)
Running
Running
A & B Source
PLL
PLL
CLKIN (note 2)
PLL
PLL Status
OFF
ON
OFF
ON
Note 1. Outputs are in high impedance state
Note 2. Buffer mode only; not zero delay between input and output
Pin Descriptions
Pin
Number
1
2-3
4
5
6-7
8
9
10 - 11
12
13
14 - 15
16
Pin
Name
CLKIN
CLKA1:A4
VDD
GND
CLKB1:B4
S2
S1
CLKB1:B4
GND
VDD
CLKA1:A4
FBIN
Pin Type
Input
Output
Power
Power
Output
Input
Input
Output
Power
Power
Output
Input
Clock input (5 V tolerant).
Clock outputs A1:A4. See table above.
Power supply. Connect to 3.3 V.
Connect to ground.
Clock outputs B1:B4. See table above.
Select input 2. See table above. Internal pull-up.
Select input 1. See table above. Internal pull-up.
Clock outputs B1:B4. See table above.
Connect to ground.
Power supply. Connect to 3.3 V.
Clock outputs A1:A4. See table above.
Feedback input. Connect to any output under normal operation (5 V tolerant).
Pin Description
MDS 2308-1 A
In te grated Circuit Systems
●
2
5 25 Race Stree t, San Jose, CA 951 26
●
Revision 100603
te l (40 8) 2 95-98 00
●
www.icst.com
MK2308-1
3.3 V
OLT
Z
ERO
D
ELAY
, L
OW
S
KEW
B
UFFER
External Components
The MK2308-1 requires a minimum number of external components for proper operation. Decoupling
capacitors of 0.01 mF should be connected between VDD and GND on pins 4 and 5, and VDD and GND
on pins 13 and 12, as close to the device as possible. A series termination resistor of 33Ω may be used to
each clock output pin to reduce reflections.
Absolute Maximum Ratings
Stresses above the ratings listed below can cause permanent damage to the MK2308-1. These ratings,
which are standard values for ICS commercially rated parts, are stress ratings only. Functional operation of
the device at these or any other conditions above those indicated in the operational sections of the
specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can
affect product reliability. Electrical parameters are guaranteed only over the recommended operating
temperature range.
Item
Supply Voltage, VDD
All Inputs and Outputs
CLKIN and FBIN inputs
Electrostatic Discharge
Ambient Operating Temperature
Industrial Temperature
Commercial temperature
Storage Temperature
Junction Temperature
Soldering Temperature
7V
Rating
-0.5 V to VDD+0.5 V
-0.5 V to 5.5 V
2000 V
0 to +70°C
-40 to +85°C
0 to 70°C
-65 to +150°C
150°C
260°C
Recommended Operation Conditions
Parameter
Ambient Operating Temperature (Industrial)
Ambient Operating Temperature (Commercial)
Power Supply Voltage (measured in respect to GND)
Min.
-40
0
+3.0
Typ.
Max.
+85
+70
+3.6
Units
°C
°C
V
MDS 2308-1 A
In te grated Circuit Systems
●
3
5 25 Race Stree t, San Jose, CA 951 26
●
Revision 100603
te l (40 8) 2 95-98 00
●
www.icst.com
MK2308-1
3.3 V
OLT
Z
ERO
D
ELAY
, L
OW
S
KEW
B
UFFER
DC Electrical Characteristics
VDD=3.3 V ±10%,
Ambient temperature -40 to +85°C(Industrial), (0-70°C Commercial),
Parameter
Operating Voltage
Input High Voltage
Input Low Voltage
Input Low Current
Input High Current
Output High Voltage
Output Low Voltage
Output High Voltage,
CMOS level
Operating Supply Current
Power Down Supply
Current
Short Circuit Current
Input Capacitance
Symbol
VDD
V
IH
V
IL
I
IL
I
IH
V
OH
V
OL
V
OH
IDD
IDDPD
I
OS
C
IN
Conditions
Min.
3.0
2
Typ.
Max.
3.6
0.8
Units
V
V
V
µA
µA
V
V
V
VIN = 0V
VIN = VDD
I
OH
= -12 mA
I
OL
= 12 mA
I
OH
= -4 mA
No Load, S2 = 1, S1 = 1,
Note 1
CLKIN = 0, S2 = 0, S1 = 1
CLKIN = 0, Note 2
Each output
S2, S1, FBIN
12
12
±50
5
VDD-0.4
2.4
50
100
0.4
70
mA
µA
µA
mA
pF
AC Electrical Characteristics
VDD = 3.3 V ±10%,
Ambient Temperature -40 to +85°C(Industrial), (0-70°C Commercial)
Parameter
Input Clock Frequency
Output Clock Frequency
Output Rise Time
Output Fall Time
Output Clock Duty Cycle
Device to Device Skew
Output to Output Skew
Input to Output Skew
Maximum Absolute Jitter
Symbol
f
IN
t
OR
t
OF
t
DC
Conditions
See table on page 2
See table on page 2
0.8 to 2.0 V, CL=30 pF
2.0 to 0.8 V, CL=30 pF
measured at VDD/2
rising edges at VDD/2
rising edges at VDD/2
rising edges at VDD/2, FBIN to
CLKA4, S1 = 1, S0 = 1, Note 1
CL=15 pF, measured at 66.67M
Min.
10
10
Typ.
Max. Units
133
133
1.5
1.25
MHz
MHz
ns
ns
%
ps
ps
ps
ps
45
50
55
700
200
±250
130
MDS 2308-1 A
In te grated Circuit Systems
●
4
5 25 Race Stree t, San Jose, CA 951 26
●
Revision 100603
te l (40 8) 2 95-98 00
●
www.icst.com
MK2308-1
3.3 V
OLT
Z
ERO
D
ELAY
, L
OW
S
KEW
B
UFFER
Parameter
Cycle to Cycle Jitter
Symbol
Conditions
CL=30 pF, measured at 66.67M
CL=15 pF, measured at 66.67M
CL=15 pF, measured at
133.33M
Min.
Typ.
Max. Units
200
200
100
1.0
ps
ps
ps
ms
PLL Lock Time
Note 3
Note 1: With CLKIN = 100MHz, FBIN to CLKA4, all outputs at 100 MHz
Note 2: When there is no clock signal present at CLKIN, the MK2308-1 will enter power down mode. The
PLL is stopped and the outputs are tri-state.
Note 3: With VDD at a steady rate and valid clocks at CLKIN and FBIN
Thermal Characteristics
Parameter
Thermal Resistance Junction to
Ambient
Symbol
θ
JA
θ
JA
θ
JA
θ
JC
Conditions
Still air
1 m/s air flow
3 m/s air flow
Min.
Typ.
120
115
105
58
Max. Units
°C/W
°C/W
°C/W
°C/W
Thermal Resistance Junction to Case
MDS 2308-1 A
In te grated Circuit Systems
●
5
5 25 Race Stree t, San Jose, CA 951 26
●
Revision 100603
te l (40 8) 2 95-98 00
●
www.icst.com