电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74LVCH574APY

产品描述Bus Driver, LVC/LCX/Z Series, 1-Func, 8-Bit, True Output, CMOS, PDSO20, SSOP-20
产品类别逻辑    逻辑   
文件大小108KB,共6页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT74LVCH574APY概述

Bus Driver, LVC/LCX/Z Series, 1-Func, 8-Bit, True Output, CMOS, PDSO20, SSOP-20

IDT74LVCH574APY规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SSOP
包装说明SSOP, SSOP20,.3
针数20
Reach Compliance Codenot_compliant
系列LVC/LCX/Z
JESD-30 代码R-PDSO-G20
JESD-609代码e0
长度7.2 mm
负载电容(CL)50 pF
逻辑集成电路类型BUS DRIVER
最大I(ol)0.024 A
湿度敏感等级1
位数8
功能数量1
端口数量2
端子数量20
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码SSOP
封装等效代码SSOP20,.3
封装形状RECTANGULAR
封装形式SMALL OUTLINE, SHRINK PITCH
电源3.3 V
Prop。Delay @ Nom-Sup7 ns
传播延迟(tpd)8 ns
认证状态Not Qualified
座面最大高度2 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
触发器类型POSITIVE EDGE
宽度5.3 mm

文档预览

下载PDF文档
IDT74LVCH574A
3.3V CMOS OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP
EXTENDED COMMERCIAL TEMPERATURE RANGE
3.3V CMOS OCTAL EDGE-
TRIGGERED D-TYPE FLIP-FLOP
WITH 3-STATE OUTPUTS, 5 VOLT
TOLERANT I/O AND BUS-HOLD
FEATURES:
0.5 MICRON CMOS Technology
ESD > 2000V per MIL-STD-883, Method 3015;
> 200V using machine model (C = 200pF, R = 0)
1.27mm pitch SOIC, 0.65mm pitch SSOP,
0.635mm pitch QSOP, 0.65mm pitch TSSOP packages
Extended commercial range of – 40°C to +85°C
V
CC
= 3.3V ±0.3V, Normal Range
V
CC
= 2.3V to 3.6V, Extended Range
CMOS power levels (0.4µ W typ. static)
Rail-to-Rail output swing for increased noise margin
All inputs, outputs and I/O are 5 Volt tolerant
Supports hot insertion
IDT74LVCH574A
DESCRIPTION:
The LVCH574A octal edge-triggered D-type flip-flop is built using
advanced dual-metal CMOS technology. The device features 3-state
outputs designed specifically for driving highly capacitive or relatively low-
impedance loads. The LVCH574A is particularly suitable for implementing
buffer registers, input-output (I/O) ports, bidirectional bus drivers, and
working registers.
On the positive transition of the clock (CLK) input, the Q outputs are set
to the logic levels at the data (D) inputs.
A buffered output-enable (OE) input can be used to place the eight
outputs in either a normal logic state (high or low logic levels) or a high-
impedance state. In the high- impedance state, the outputs neither load nor
drive the bus lines significantly.
OEdoes
not affect the internal operations
of the flip-flops. Old data can be retained or new data can be entered while
the outputs are in the high-impedance state.
The LVCH574A has been designed with a ±24mA output driver. This
driver is capable of driving a moderate to heavy load while maintaining
speed performance.
Inputs can be driven from either 3.3V or 5V devices. This feature allows
the use of this device as a translator in a mixed 3.3V/5V system environ-
ment.
The LVCH574A has “bus-hold” which retains the inputs’ last state
whenever the input goes to a high impedance. This prevents floating inputs
and eliminates the need for pull-up/down resistors.
Drive Features for LVCH574A:
– High Output Drivers:
±24mA
– Reduced system switching noise
APPLICATIONS:
• 5V and 3.3V mixed voltage systems
• Data communication and telecommunication systems
FUNCTIONAL BLOCK DIAGRAM
OE
1
CLK
11
C
1
1
D
2
1
D
19
1
Q
TO SEVEN OTHE R CHANNELS
EXTENDED COMMERCIAL TEMPERATURE RANGE
1
c
1999 Integrated Device Technology, Inc.
AUGUST 1999
DSC-4935/-

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1353  1467  841  561  2429  54  36  17  34  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved