电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962H0521404QXX

产品描述Clock Generator, 200MHz, CMOS, CDFP48, CERAMIC, DFP-48
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小168KB,共22页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5962H0521404QXX概述

Clock Generator, 200MHz, CMOS, CDFP48, CERAMIC, DFP-48

5962H0521404QXX规格参数

参数名称属性值
厂商名称Cobham Semiconductor Solutions
零件包装代码DFP
包装说明DFP,
针数48
Reach Compliance Codeunknown
ECCN代码3A001.A.1.A
JESD-30 代码R-CDFP-F48
JESD-609代码e0/e4
长度16.002 mm
端子数量48
最高工作温度125 °C
最低工作温度-40 °C
最大输出时钟频率200 MHz
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DFP
封装形状RECTANGULAR
封装形式FLATPACK
主时钟/晶体标称频率200 MHz
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class Q
座面最大高度2.921 mm
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层TIN LEAD/GOLD
端子形式FLAT
端子节距0.635 mm
端子位置DUAL
总剂量1M Rad(Si) V
宽度9.652 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, OTHER

文档预览

下载PDF文档
Standard Products
UT7R995 & UT7R995C RadClock
TM
2.5V/3.3V 200MHz High-Speed
Multi-phase PLL Clock Buffer
Datasheet
January 2014
FEATURES:
+3.3V
Core Power Supply
+2.5V
or +3.3V Clock Output Power Supply
- Independent Clock Output Bank Power Supplies
Output
frequency range: 6 MHz to 200 MHz
Bank
pair output-output skew < 100 ps
Cycle-cycle jitter < 50 ps
50%
± 2% maximum output duty cycle at 100MHz
Eight
LVTTL outputs with selectable drive strength
Selectable
positive- or negative-edge synchronization
Selectable
phase-locked loop (PLL) frequency range and
lock indicator
Phase
adjustments in 625 to 1300 ps steps up to ± 7.8 ns
(1-6,8,10,12)
x multiply and (1/2,1/4) x divide ratios
Compatible
with Spread-Spectrum reference clocks
Power-down
mode
Selectable
reference input divider
Operational environment:
- Total-dose tolerance: 100 krad (Si)
- SEL Immune to a LET of 109 MeV-cm
2
/mg
- SEU Immune to a LET of 109 MeV-cm
2
/mg
HiRel
temperature range: -55
o
C to +125
o
C
Extended
industrial temp: -40
o
C to +125
o
C
Packaging options:
- 48-Lead Ceramic Flatpack
- 48-Lead QFNdevelopment pending/contact factory
Standard Microcircuit Drawing: 5962-05214
- QML-Q and QML-V compliant part
INTRODUCTION:
The UT7R995/UT7R995C is a low-voltage, low-power, eight-
output, 6-to-200 MHz clock driver. It features output phase
programmability which is necessary to optimize the timing of
high-performance microprocessor and communication sys-
tems.
The user programs both the frequency and the phase of the out-
put banks through nF[1:0] and DS[1:0] pins. The adjustable
phase feature allows the user to skew the outputs to lead or lag
the reference clock. Connect any one of the outputs to the
feedback input to achieve different reference frequency multi-
plication and division ratios.
The devices also feature split output bank power supplies that
enable banks 1 & 2, bank 3, and bank 4 to operate at a different
1
power supply levels. The ternary PE/HD pin controls the syn-
chronization of output signals to either the rising or the falling
edge of the reference clock and selects the drive strength of the
output buffers.
To ensure smooth startup of the UT7R995/UT7R995C, inde-
pendent of the behavior of the reference clock, it is required
that the PD/DIV pin be held low to reset the device until power
up is complete and the reference clock is stable. Similarly, if
the frequency range select pin (FS) is changed during opera-
tion of the UT7R995/UT7R995C, the PD/DIV must be driven
low for a minimum of 3s to guarantee the transition from one
FS range to the next, ensuring the reliable start up of the newly
selected PLL oscillator.
The UT7R995 and UT7R995C both interface to a digital clock
while the UT7R995C will also interface to a quartz crystal.
4F0
4F1
sOE
PD/DIV
PE/HD
V
DD
V
DD
Q3
3Q1
3Q0
V
SS
V
SS
V
DD
FB
V
DD
V
SS
V
SS
2Q1
2Q0
V
DD
Q1
LOCK
V
SS
DS0
DS1
1F0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
3F1
3F0
FS
V
SS
V
SS
V
DD
Q4
4Q1
4Q0
V
SS
V
SS
V
DD
XTAL1
NC/XTAL2
V
DD
V
SS
V
SS
1Q1
1Q0
V
DD
Q1
V
SS
TEST
2F1
2F0
1F1
UT7R995
&
UT7R995C
Figure 1. 48-Lead Ceramic Flatpack Pin Description
请问:STM32能支持从机模式下的SSP通信吗?
请问:STM32 能支持从机模式下的 SSP通信吗? 一定要用硬件的,因为是从机,要用中断方式...
csfcsf stm32/stm8
球泡灯5W,7W,12W,15W,哪颗LED驱动芯片可以做到?有没有可以推荐的
参数输入宽电压 恒流驱动的。 球泡灯方案 ...
qq400336518 LED专区
电流检测电路设计技巧
用招就要用妙招,今天来教大家几个电流检测电路的巧妙技巧。要知道在电源等设备中通常需要做电流检测或反馈,电流检测通常用串联采样电阻在通过放大器放大电阻上的电压的方法,如果要提高检测精 ......
木犯001号 电源技术
28335芯片PWM输出信号一直是高电平
请问:28335芯片出来的PWM信号一直是高电平,最后从板子出来的也是高电平,这是为什么? ...
lzx_18570633112 DSP 与 ARM 处理器
数字万用表故障排除的一般方法
数字万用表是利用模/数转换原理,将被测量转化为数字量,并将测量结果以数字形式显示出来的一种测量仪表。数字万用表与指针式万用表相比,具有精度高、速度快、输入阻抗大、数字显示、读数准确 ......
黑衣人 测试/测量
stm32ucosisr
各位 我的 ucos 中断一直进不去 static void BSP_IntHandler (CPU_DATA int_id) { #if (CPU_CFG_CRITICAL_METHOD == CPU_CRITICAL_METHOD_STATUS_LOCAL) CPU_SR cpu_sr; #e ......
张肖肖 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 826  2786  2835  53  1364  1  26  54  35  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved