电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P060-2QN132I

产品描述Field Programmable Gate Array, 60000 Gates, CMOS, 0.50 MM PITCH, QFN-132
产品类别可编程逻辑器件    可编程逻辑   
文件大小6MB,共218页
制造商Actel
官网地址http://www.actel.com/
下载文档 详细参数 全文预览

A3P060-2QN132I概述

Field Programmable Gate Array, 60000 Gates, CMOS, 0.50 MM PITCH, QFN-132

A3P060-2QN132I规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Actel
包装说明0.50 MM PITCH, QFN-132
Reach Compliance Codeunknown
JESD-30 代码S-XQCC-N132
等效关口数量60000
端子数量132
最高工作温度85 °C
最低工作温度-40 °C
组织60000 GATES
封装主体材料UNSPECIFIED
封装代码QCCN
封装形状SQUARE
封装形式CHIP CARRIER
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式NO LEAD
端子位置QUAD

文档预览

下载PDF文档
v1.3
ProASIC3 Flash Family FPGAs
with Optional Soft ARM
®
Support
Features and Benefits
High Capacity
• 15 k to 1 M System Gates
• Up to 144 kbits of True Dual-Port SRAM
• Up to 300 User I/Os
®
Reprogrammable Flash Technology
130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
Live at Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption (except ARM-enabled ProASIC
®
3
devices) via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable
Phase-Shift,
Multiply/Divide,
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Delay
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
ARM Processor Support in ProASIC3 FPGAs
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• M1 ProASIC3 Devices—ARM
®
Cortex™-M1 Soft Processor
Available with or without Debug
Table 1 •
ProASIC3 Product Family
ProASIC3 Devices
A3P015
1
Cortex-M1 Devices
System Gates
15 k
Typical Equivalent Macrocells
128
VersaTiles (D-flip-flops)
384
RAM kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Bits
1k
2
Secure (AES) ISP
Integrated PLL in CCCs
3
VersaNet Globals
6
I/O Banks
2
Maximum User I/Os
49
Package Pins
QFN
QN68
CS
VQFP
TQFP
PQFP
FBGA
A3P030
30 k
256
768
1k
6
2
81
QN48, QN68,
QN132
VQ100
A3P060
60 k
512
1,536
18
4
1k
Yes
1
18
2
96
QN132
CS121
VQ100
TQ144
FG144
A3P125
125 k
1,024
3,072
36
8
1k
Yes
1
18
2
133
QN132
VQ100
TQ144
PQ208
FG144
A3P250
M1A3P250
250 k
2,048
6,144
36
8
1k
Yes
1
18
4
157
QN132
5
VQ100
PQ208
FG144/256
5
PQ208
FG144/256/
484
PQ208
FG144/256/
484
PQ208
FG144/256/
484
A3P400
M1A3P400
400 k
9,216
54
12
1k
Yes
1
18
4
194
A3P600
M1A3P600
600 k
13,824
108
24
1k
Yes
1
18
4
235
A3P1000
M1A3P1000
1M
24,576
144
32
1k
Yes
1
18
4
300
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. AES is not available for ARM-enabled ProASIC3 devices.
3. Six chip (main) and three quadrant global networks are available for A3P060 and above.
4. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
handbook.
5. The M1A3P250 device does not support this package.
† A3P015 and A3P030 devices do not support this feature.
October 2009
© 2009 Actel Corporation
‡ Supported only by A3P015 and A3P030 devices.
I
Qorvo 的 2020创新无缝集成Wi-Fi 6和物联网的解决方案
Qorvo 推出的这款套件提供在容量和覆盖范围方面领先的Wi-Fi性能,协同 ZigBee、Thread和Bluetooth® Low Energy连接,同时最大限度地减少互联家居内的交叉无线电干扰。 通过该解决方案,Q ......
Jacktang 无线连接
测试...
0...
xiaohei7 嵌入式系统
【雅特力开发板 AT32F421 测评】- 01.开箱点灯
很荣幸能获得此次测评机会,看看还不错,板子比较简洁,除了调试器之外,就是一个最小系统了呢。 很多小伙伴,不知道资料从哪里下来,那么今天,它来了: $ git clone git@gite ......
caizhiwei 国产芯片交流
win ce 下,将 png 图片文件加载
如题, 在PC机器下,可以用 CImage::Load(LPCTSTR pszFileName ); 来读取 如: CImage img; img.Load(_T("美女.png")); HBITMAP hBmp=img.Detach(); ......
xyouhai 嵌入式系统
关于MSP430F5438的ADC12中REFOUT的问题
我设置寄存器ADC12CTL2中的ADC12REFOUT有效时,单片机管脚REF端有2.5V电压的输出,但是同时ADC采集的有效位却只有8位,而到不了12位,这是为什么呢? eeworldpostqq...
Paul 微控制器 MCU
MaixSense R329开发板Tina系统的部署
本帖最后由 x1816 于 2021-8-30 21:47 编辑 安装串口驱动 板子上的USB转串口是CH340方案,先装一下驱动。 驱动可以从这里下载;https://api.dl.sipeed.com/shareURL/MAIX/tools/ch340_ch34 ......
x1816 国产芯片交流

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 627  1489  2672  1248  684  42  45  44  29  43 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved