电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P030-1QN68I

产品描述Field Programmable Gate Array, 768 CLBs, 30000 Gates, 350MHz, 768-Cell, CMOS, 8 X 8 MM, 0.90 MM HEIGHT, 0.40 MM PITCH, QFN-68
产品类别可编程逻辑器件    可编程逻辑   
文件大小6MB,共218页
制造商Actel
官网地址http://www.actel.com/
下载文档 详细参数 全文预览

A3P030-1QN68I概述

Field Programmable Gate Array, 768 CLBs, 30000 Gates, 350MHz, 768-Cell, CMOS, 8 X 8 MM, 0.90 MM HEIGHT, 0.40 MM PITCH, QFN-68

A3P030-1QN68I规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Actel
包装说明8 X 8 MM, 0.90 MM HEIGHT, 0.40 MM PITCH, QFN-68
Reach Compliance Codecompliant
最大时钟频率350 MHz
JESD-30 代码S-XQCC-N68
长度8 mm
可配置逻辑块数量768
等效关口数量30000
输入次数49
逻辑单元数量768
输出次数49
端子数量68
最高工作温度85 °C
最低工作温度-40 °C
组织768 CLBS, 30000 GATES
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装等效代码LCC68,.32SQ,16
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)235
电源1.5,1.5/3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度1 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式NO LEAD
端子节距0.4 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度8 mm

文档预览

下载PDF文档
v1.3
ProASIC3 Flash Family FPGAs
with Optional Soft ARM
®
Support
Features and Benefits
High Capacity
• 15 k to 1 M System Gates
• Up to 144 kbits of True Dual-Port SRAM
• Up to 300 User I/Os
®
Reprogrammable Flash Technology
130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
Live at Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption (except ARM-enabled ProASIC
®
3
devices) via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable
Phase-Shift,
Multiply/Divide,
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Delay
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
ARM Processor Support in ProASIC3 FPGAs
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• M1 ProASIC3 Devices—ARM
®
Cortex™-M1 Soft Processor
Available with or without Debug
Table 1 •
ProASIC3 Product Family
ProASIC3 Devices
A3P015
1
Cortex-M1 Devices
System Gates
15 k
Typical Equivalent Macrocells
128
VersaTiles (D-flip-flops)
384
RAM kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Bits
1k
2
Secure (AES) ISP
Integrated PLL in CCCs
3
VersaNet Globals
6
I/O Banks
2
Maximum User I/Os
49
Package Pins
QFN
QN68
CS
VQFP
TQFP
PQFP
FBGA
A3P030
30 k
256
768
1k
6
2
81
QN48, QN68,
QN132
VQ100
A3P060
60 k
512
1,536
18
4
1k
Yes
1
18
2
96
QN132
CS121
VQ100
TQ144
FG144
A3P125
125 k
1,024
3,072
36
8
1k
Yes
1
18
2
133
QN132
VQ100
TQ144
PQ208
FG144
A3P250
M1A3P250
250 k
2,048
6,144
36
8
1k
Yes
1
18
4
157
QN132
5
VQ100
PQ208
FG144/256
5
PQ208
FG144/256/
484
PQ208
FG144/256/
484
PQ208
FG144/256/
484
A3P400
M1A3P400
400 k
9,216
54
12
1k
Yes
1
18
4
194
A3P600
M1A3P600
600 k
13,824
108
24
1k
Yes
1
18
4
235
A3P1000
M1A3P1000
1M
24,576
144
32
1k
Yes
1
18
4
300
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. AES is not available for ARM-enabled ProASIC3 devices.
3. Six chip (main) and three quadrant global networks are available for A3P060 and above.
4. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
handbook.
5. The M1A3P250 device does not support this package.
† A3P015 and A3P030 devices do not support this feature.
October 2009
© 2009 Actel Corporation
‡ Supported only by A3P015 and A3P030 devices.
I
任务太多会不会把51给累扒下
我目前一个项目是32路充电电流监控表,平时显示各路电流值,当有异常时报警,并定时把监控情况上传到上位机。 芯片采用STC12C56S2,由于电流是pwm输出的,使用移动平均法比较接近有效值,这样 ......
吴下阿蒙 51单片机
LSM6DSOX机器学习内核官方中文资料
本文档旨在提供 LSM6DSOX 中可用的机器学习内核功能信息。机器学习处理能力允许将一些算法从应用处理器转移到 MEMS 传 感器,从而持续降低功耗。 通过决策树逻辑获得机器学习处理能力。决策树是 ......
littleshrimp MEMS传感器
求实现0.01hz的函数信号发生器的芯片推荐
本人小白,向各位前辈求助。目标是实现一个0.01hz到100hz的函数信号发生器。本来用的芯片是ICL8038CC实现的,现在希望通过单片机或者DSP,ARM来实现,想问下各位前辈,有没有合适的芯片推进?了 ......
icecirrus DSP 与 ARM 处理器
低调蛋帖
0...
weilwo 嵌入式系统
大家在做网络设计时候一般是用哪款工具来调试网络程序的?
准备用44b0来学习网络通讯软件编程序. 好像有一款工具是专门探测电脑网络数据.就象Bus Hound看USB数据一样. 但不记得这款软件的名称. 大家在做网络设计时候一般是用哪款工具来调试网络程序的?...
kakalin 嵌入式系统
等离子是否到了穷途末路
本帖最后由 jameswangsynnex 于 2015-3-3 20:00 编辑 等离子(PDP)是指通过在两张薄玻璃板之间充填混合气体,施加电压使之产生离子气体,然后使等离子气体放电并与基板中的荧光体发生反应,从 ......
leslie 消费电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2738  263  2265  1689  620  51  5  11  21  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved