电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74AUP2G32GD

产品描述OR Gate, AUP/ULP/V Series, 2-Func, 2-Input, CMOS, PDSO8
产品类别逻辑    逻辑   
文件大小414KB,共22页
制造商Nexperia
官网地址https://www.nexperia.com
标准
下载文档 详细参数 选型对比 全文预览

74AUP2G32GD概述

OR Gate, AUP/ULP/V Series, 2-Func, 2-Input, CMOS, PDSO8

74AUP2G32GD规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Nexperia
包装说明VSON,
Reach Compliance Codecompliant
其他特性SEATED HGT-NOM
系列AUP/ULP/V
JESD-30 代码R-PDSO-N8
JESD-609代码e4
长度3 mm
逻辑集成电路类型OR GATE
湿度敏感等级1
功能数量2
输入次数2
端子数量8
最高工作温度125 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码VSON
封装形状RECTANGULAR
封装形式SMALL OUTLINE, VERY THIN PROFILE
峰值回流温度(摄氏度)260
传播延迟(tpd)23.7 ns
座面最大高度0.5 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)0.8 V
标称供电电压 (Vsup)1.1 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式NO LEAD
端子节距0.5 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度2 mm

74AUP2G32GD文档预览

Important notice
Dear Customer,
On 7 February 2017 the former NXP Standard Product business became a new company with the
tradename
Nexperia.
Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS
semiconductors with its focus on the automotive, industrial, computing, consumer and wearable
application markets
In data sheets and application notes which still contain NXP or Philips Semiconductors references, use
the references to Nexperia, as shown below.
Instead of http://www.nxp.com, http://www.philips.com/ or http://www.semiconductors.philips.com/,
use
http://www.nexperia.com
Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use
salesaddresses@nexperia.com
(email)
Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on
the version, as shown below:
- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights
reserved
Should be replaced with:
-
© Nexperia B.V. (year). All rights reserved.
If you have any questions related to the data sheet, please contact our nearest sales office via e-mail
or telephone (details via
salesaddresses@nexperia.com).
Thank you for your cooperation and
understanding,
Kind regards,
Team Nexperia
74AUP2G32
Low-power dual 2-input OR gate
Rev. 7 — 23 January 2013
Product data sheet
1. General description
The 74AUP2G32 provides dual 2-input OR function.
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire V
CC
range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire
V
CC
range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing a damaging backflow current through the device
when it is powered down.
2. Features and benefits
Wide supply voltage range from 0.8 V to 3.6 V
High noise immunity
Complies with JEDEC standards:
JESD8-12 (0.8 V to 1.3 V)
JESD8-11 (0.9 V to 1.65 V)
JESD8-7 (1.2 V to 1.95 V)
JESD8-5 (1.8 V to 2.7 V)
JESD8-B (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F Class 3A exceeds 5 000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Low static power consumption; I
CC
= 0.9
A
(maximum)
Latch-up performance exceeds 100 mA per JESD 78 Class II
Inputs accept voltages up to 3.6 V
Low noise overshoot and undershoot < 10 % of V
CC
I
OFF
circuitry provides partial Power-down mode operation
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C
NXP Semiconductors
74AUP2G32
Low-power dual 2-input OR gate
3. Ordering information
Table 1.
Ordering information
Package
Temperature range
74AUP2G32DC
74AUP2G32GT
74AUP2G32GF
74AUP2G32GD
74AUP2G32GM
74AUP2G32GN
74AUP2G32GS
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
40 C
to +125
C
Name
VSSOP8
XSON8
XSON8
XSON8
XQFN8
XSON8
XSON8
Description
Version
plastic very thin shrink small outline package; 8 leads; SOT765-1
body width 2.3 mm
plastic extremely thin small outline package; no leads; SOT833-1
8 terminals; body 1
1.95
0.5 mm
extremely thin small outline package; no leads;
8 terminals; body 1.35
1
0.5 mm
SOT1089
Type number
plastic extremely thin small outline package; no leads; SOT996-2
8 terminals; body 3
2
0.5 mm
plastic, extremely thin quad flat package; no leads;
8 terminals; body 1.6
1.6
0.5 mm
extremely thin small outline package; no leads;
8 terminals; body 1.2
1.0
0.35 mm
extremely thin small outline package; no leads;
8 terminals; body 1.35
1.0
0.35 mm
SOT902-2
SOT1116
SOT1203
4. Marking
Table 2.
Marking codes
Marking code
[1]
p32
p32
pG
p32
p32
pG
pG
Type number
74AUP2G32DC
74AUP2G32GT
74AUP2G32GF
74AUP2G32GD
74AUP2G32GM
74AUP2G32GN
74AUP2G32GS
[1]
The pin 1 indicator is located on the lower left corner of the device, below the marking code.
5. Functional diagram
1
1A
1B
2A
2B
1Y
B
2Y
1
A
Y
001aah791
001aah792
mna166
Fig 1.
Logic symbol
Fig 2.
IEC logic symbol
Fig 3.
Logic diagram (one gate)
74AUP2G32
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2013. All rights reserved.
Product data sheet
Rev. 7 — 23 January 2013
2 of 21
NXP Semiconductors
74AUP2G32
Low-power dual 2-input OR gate
6. Pinning information
6.1 Pinning
74AUP2G32
1A
1
8
V
CC
1B
2
7
1Y
74AUP2G32
2Y
1A
1B
2Y
GND
1
2
3
4
001aae359
3
6
2B
8
7
6
5
V
CC
1Y
2B
2A
GND
4
5
2A
001aae360
Transparent top view
Fig 4.
Pin configuration SOT765-1
Fig 5.
Pin configuration SOT833-1, SOT1089,
SOT1116 and SOT1203
74AUP2G32
terminal 1
index area
1Y
1
V
CC
8
74AUP2G32
1A
1B
2Y
GND
1
2
3
4
8
7
6
5
V
CC
7
1A
2B
1Y
2B
2A
2A
2
6
1B
3
4
5
2Y
GND
001aae361
001aaj393
Transparent top view
Transparent top view
Fig 6.
Pin configuration SOT996-2
Fig 7.
Pin configuration SOT902-2
6.2 Pin description
Table 3.
Symbol
Pin description
Pin
SOT765-1, SOT833-1, SOT1089,
SOT996-2, SOT1116 and SOT1203
1A, 2A
1B, 2B
GND
1Y, 2Y
V
CC
74AUP2G32
Description
SOT902-2
7, 3
6, 2
4
1, 5
8
Rev. 7 — 23 January 2013
1, 5
2, 6
4
7, 3
8
data input
data input
ground (0 V)
data output
supply voltage
© NXP B.V. 2013. All rights reserved.
All information provided in this document is subject to legal disclaimers.
Product data sheet
3 of 21
NXP Semiconductors
74AUP2G32
Low-power dual 2-input OR gate
7. Functional description
Table 4.
Input
nA
L
L
H
H
[1]
Function table
[1]
Output
nB
L
H
L
H
nY
L
H
H
H
H = HIGH voltage level; L = LOW voltage level.
8. Limiting values
Table 5.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).
Symbol
V
CC
I
IK
V
I
I
OK
V
O
I
O
I
CC
I
GND
T
stg
P
tot
[1]
[2]
Parameter
supply voltage
input clamping current
input voltage
output clamping current
output voltage
output current
supply current
ground current
storage temperature
total power dissipation
Conditions
V
I
< 0 V
[1]
Min
0.5
50
0.5
50
[1]
Max
+4.6
-
+4.6
-
+4.6
20
+50
-
+150
250
Unit
V
mA
V
mA
V
mA
mA
mA
C
mW
V
O
< 0 V
Active mode and Power-down mode
V
O
= 0 V to V
CC
0.5
-
-
50
65
T
amb
=
40 C
to +125
C
[2]
-
The minimum input and output voltage ratings may be exceeded if the input and output current ratings are observed.
For VSSOP8 packages: above 110
C
the value of P
tot
derates linearly with 8.0 mW/K.
For XSON8 and XQFN8 packages: above 118
C
the value of P
tot
derates linearly with 7.8 mW/K.
9. Recommended operating conditions
Table 6.
Symbol
V
CC
V
I
V
O
T
amb
t/V
Operating conditions
Parameter
supply voltage
input voltage
output voltage
ambient temperature
input transition rise and fall rate
V
CC
= 0.8 V to 3.6 V
Active mode
Power-down mode; V
CC
= 0 V
Conditions
Min
0.8
0
0
0
40
0
Max
3.6
3.6
V
CC
3.6
+125
200
Unit
V
V
V
V
C
ns/V
74AUP2G32
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2013. All rights reserved.
Product data sheet
Rev. 7 — 23 January 2013
4 of 21

74AUP2G32GD相似产品对比

74AUP2G32GD 74AUP2G32GT 74AUP2G32DC 74AUP2G32GF 74AUP2G32GM 74AUP2G32GN 74AUP2G32GS
描述 OR Gate, AUP/ULP/V Series, 2-Func, 2-Input, CMOS, PDSO8 OR Gate, AUP/ULP/V Series, 2-Func, 2-Input, CMOS, PDSO8 OR Gate, AUP/ULP/V Series, 2-Func, 2-Input, CMOS, PDSO8 OR Gate, AUP/ULP/V Series, 2-Func, 2-Input, CMOS, PDSO8 OR Gate, AUP/ULP/V Series, 2-Func, 2-Input, CMOS, PQCC8 OR Gate, AUP/ULP/V Series, 2-Func, 2-Input, CMOS, PDSO8 OR Gate, AUP/ULP/V Series, 2-Func, 2-Input, CMOS, PDSO8
是否Rohs认证 符合 符合 符合 符合 符合 符合 符合
厂商名称 Nexperia Nexperia Nexperia Nexperia Nexperia Nexperia Nexperia
包装说明 VSON, VSON, VSSOP, VSON, VQCCN, SON, VSON,
Reach Compliance Code compliant compliant compliant compliant compliant compliant compliant
系列 AUP/ULP/V AUP/ULP/V AUP/ULP/V AUP/ULP/V AUP/ULP/V AUP/ULP/V AUP/ULP/V
JESD-30 代码 R-PDSO-N8 R-PDSO-N8 R-PDSO-G8 R-PDSO-N8 S-PQCC-N8 R-PDSO-N8 R-PDSO-N8
JESD-609代码 e4 e3 e4 e3 e4 e3 e3
长度 3 mm 1.95 mm 2.3 mm 1.35 mm 1.6 mm 1.2 mm 1.35 mm
逻辑集成电路类型 OR GATE OR GATE OR GATE OR GATE OR GATE OR GATE OR GATE
湿度敏感等级 1 1 1 1 1 1 1
功能数量 2 2 2 2 2 2 2
输入次数 2 2 2 2 2 2 2
端子数量 8 8 8 8 8 8 8
最高工作温度 125 °C 125 °C 125 °C 125 °C 125 °C 125 °C 125 °C
最低工作温度 -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 VSON VSON VSSOP VSON VQCCN SON VSON
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR SQUARE RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, VERY THIN PROFILE SMALL OUTLINE, VERY THIN PROFILE SMALL OUTLINE, VERY THIN PROFILE, SHRINK PITCH SMALL OUTLINE, VERY THIN PROFILE CHIP CARRIER, VERY THIN PROFILE SMALL OUTLINE SMALL OUTLINE, VERY THIN PROFILE
峰值回流温度(摄氏度) 260 260 260 NOT SPECIFIED 260 NOT SPECIFIED NOT SPECIFIED
传播延迟(tpd) 23.7 ns 23.7 ns 23.7 ns 23.7 ns 23.7 ns 23.7 ns 23.7 ns
座面最大高度 0.5 mm 0.5 mm 1 mm 0.5 mm 0.5 mm 0.35 mm 0.35 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 0.8 V 0.8 V 0.8 V 0.8 V 0.8 V 0.8 V 0.8 V
标称供电电压 (Vsup) 1.1 V 1.1 V 1.1 V 1.1 V 1.1 V 1.1 V 1.1 V
表面贴装 YES YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE
端子面层 Nickel/Palladium/Gold (Ni/Pd/Au) Tin (Sn) Nickel/Palladium/Gold (Ni/Pd/Au) Tin (Sn) Nickel/Palladium/Gold (Ni/Pd/Au) Tin (Sn) Tin (Sn)
端子形式 NO LEAD NO LEAD GULL WING NO LEAD NO LEAD NO LEAD NO LEAD
端子节距 0.5 mm 0.5 mm 0.5 mm 0.35 mm 0.5 mm 0.3 mm 0.35 mm
端子位置 DUAL DUAL DUAL DUAL QUAD DUAL DUAL
处于峰值回流温度下的最长时间 30 30 30 NOT SPECIFIED 30 NOT SPECIFIED NOT SPECIFIED
宽度 2 mm 1 mm 2 mm 1 mm 1.6 mm 1 mm 1 mm

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2689  2052  914  212  2834  19  23  28  59  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved