电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

KMM366S1723T-GL

产品描述Synchronous DRAM Module, 16MX64, 6ns, CMOS, DIMM-168
产品类别存储    存储   
文件大小149KB,共11页
制造商SAMSUNG(三星)
官网地址http://www.samsung.com/Products/Semiconductor/
下载文档 详细参数 选型对比 全文预览

KMM366S1723T-GL概述

Synchronous DRAM Module, 16MX64, 6ns, CMOS, DIMM-168

KMM366S1723T-GL规格参数

参数名称属性值
厂商名称SAMSUNG(三星)
零件包装代码DIMM
包装说明DIMM, DIMM168
针数168
Reach Compliance Codeunknown
ECCN代码EAR99
访问模式FOUR BANK PAGE BURST
最长访问时间6 ns
其他特性AUTO/SELF REFRESH
最大时钟频率 (fCLK)100 MHz
I/O 类型COMMON
JESD-30 代码R-XDMA-N168
内存密度1073741824 bit
内存集成电路类型SYNCHRONOUS DRAM MODULE
内存宽度64
功能数量1
端口数量1
端子数量168
字数16777216 words
字数代码16000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织16MX64
输出特性3-STATE
封装主体材料UNSPECIFIED
封装代码DIMM
封装等效代码DIMM168
封装形状RECTANGULAR
封装形式MICROELECTRONIC ASSEMBLY
电源3.3 V
认证状态Not Qualified
刷新周期4096
自我刷新YES
最大待机电流0.008 A
最大压摆率1.6 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子形式NO LEAD
端子节距1.27 mm
端子位置DUAL

KMM366S1723T-GL文档预览

KMM366S1723T
Revision History
Revision .1 (July 1998)
- Package Dimensions is revised.
Preliminary
PC100 SDRAM MODULE
REV. 1 July 1998
KMM366S1723T
KMM366S1723T SDRAM DIMM
Preliminary
PC100 SDRAM MODULE
16Mx64 SDRAM DIMM based on 16Mx8, 4Banks, 4K Refresh, 3.3V Synchronous DRAMs with SPD
GENERAL DESCRIPTION
The Samsung KMM366S1723T is a 16M bit x 64 Synchronous
Dynamic RAM high density memory module. The Samsung
KMM366S1723T consists of eight CMOS 16M x 8 bit with
4banks Synchronous DRAMs in TSOP-II 400mil package and a
2K EEPROM in 8-pin TSSOP package on a 168-pin glass-epoxy
substrate. Two 0.1uF decoupling capacitors are mounted on the
printed circuit board in parallel for each SDRAM.
The KMM366S1723T is a Dual In-line Memory Module and is
intended for mounting into 168-pin edge connector sockets.
Synchronous design allows precise cycle control with the use of
system clock. I/O transactions are possible on every clock cycle.
Range of operating frequencies, programmable latencies allows
the same device to be useful for a variety of high bandwidth,
high performance memory system applications.
FEATURE
• Performance range
Part No.
KMM366S1723T-G8
KMM366S1723T-GH
KMM366S1723T-GL
Max Freq. (Speed)
125MHz (8ns @ CL=3)
100MHz (10ns @ CL=2)
100MHz (10ns @ CL=3)
Burst mode operation
Auto & self refresh capability (4096 Cycles/64ms)
LVTTL compatible inputs and outputs
Single 3.3V
±
0.3V power supply
MRS cycle with address key programs
Latency (Access from column address)
Burst length (1, 2, 4, 8 & Full page)
Data scramble (Sequential & Interleave)
• All inputs are sampled at the positive going edge of the
system clock
• Serial presence detect with EEPROM
• PCB :
Height (1,375mil),
single sided component
PIN CONFIGURATIONS (Front side/back side)
Pin Front Pin
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
V
SS
DQ0
DQ1
DQ2
DQ3
V
DD
DQ4
DQ5
DQ6
DQ7
DQ8
V
SS
DQ9
DQ10
DQ11
DQ12
DQ13
V
DD
DQ14
DQ15
*CB0
*CB1
V
SS
NC
NC
V
DD
WE
DQM0
Front
Pin Front Pin
Back
V
SS
DQ32
DQ33
DQ34
DQ35
V
DD
DQ36
DQ37
DQ38
DQ39
DQ40
V
SS
DQ41
DQ42
DQ43
DQ44
DQ45
V
DD
DQ46
DQ47
*CB4
*CB5
V
SS
NC
NC
V
DD
CAS
DQM4
Pin
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
Back
DQM5
*CS1
RAS
V
SS
A1
A3
A5
A7
A9
BA0
A11
V
DD
*CLK1
*A12
V
SS
CKE0
*CS3
DQM6
DQM7
*A13
V
DD
NC
NC
*CB6
*CB7
V
SS
DQ48
DQ49
Pin Back
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
DQ50
DQ51
V
DD
DQ52
NC
*V
REF
NC
V
SS
DQ53
DQ54
DQ55
V
SS
DQ56
DQ57
DQ58
DQ59
V
DD
DQ60
DQ61
DQ62
DQ63
V
SS
*CLK3
NC
**SA0
**SA1
**SA2
V
DD
29 DQM1 57 DQ18 85
58 DQ19 86
CS0
30
59
87
V
DD
31
DU
60 DQ20 88
32
V
SS
61
89
NC
33
A0
62 *V
REF
90
34
A2
63 *CKE1 91
35
A4
64
92
V
SS
36
A6
65 DQ21 93
37
A8
38 A10/AP 66 DQ22 94
67 DQ23 95
39
BA1
68
96
V
SS
40
V
DD
69 DQ24 97
41
V
DD
42 CLK0 70 DQ25 98
71 DQ26 99
43
V
SS
72 DQ27 100
44
DU
73
V
DD
101
45
CS2
46 DQM2 74 DQ28 102
47 DQM3 75 DQ29 103
76 DQ30 104
48
DU
77 DQ31 105
49
V
DD
78
V
SS
106
50
NC
79 CLK2 107
51
NC
NC 108
52 *CB2 80
WP 109
53 *CB3 81
82 **SDA 110
54
V
SS
55 DQ16 83 **SCL 111
V
DD
112
56 DQ17 84
PIN NAMES
Pin Name
A0 ~ A11
BA0 ~ BA1
DQ0 ~ DQ63
CLK0, CLK2
CKE0
CS0, CS2
RAS
CAS
WE
DQM0 ~ 7
V
DD
V
SS
*V
REF
SDA
SCL
SA0 ~ 2
WP
DU
NC
Function
Address input (Multiplexed)
Select bank
Data input/output
Clock input
Clock enable input
Chip select input
Row address strobe
Column address strobe
Write enable
DQM
Power supply (3.3V)
Ground
Power supply for reference
Serial data I/O
Serial clock
Address in EEPROM
Write protection
Don′t use
No connection
* These pins are not used in this module.
**
These pins should be NC in the system
which does not support SPD.
SAMSUNG ELECTRONICS CO., Ltd. reserves the right to change products and specifications without notice.
REV. 1 July 1998
KMM366S1723T
PIN CONFIGURATION DESCRIPTION
Pin
CLK
CS
Name
System clock
Chip select
Preliminary
PC100 SDRAM MODULE
Input Function
Active on the positive going edge to sample all inputs.
Disables or enables device operation by masking or enabling all inputs except
CLK, CKE and DQM
Masks system clock to freeze operation from the next clock cycle.
CKE should be enabled at least one cycle prior to new command.
Disable input buffers for power down in standby.
CKE should be enabled 1CLK+t
SS
prior to valid command.
Row/column addresses are multiplexed on the same pins.
Row address : RA0 ~ RA11, Column address : CA0 ~ CA9
Selects bank to be activated during row address latch time.
Selects bank for read/write during column address latch time.
Latches row addresses on the positive going edge of the CLK with RAS low.
Enables row access & precharge.
Latches column addresses on the positive going edge of the CLK with CAS low.
Enables column access.
Enables write operation and row precharge.
Latches data in starting from CAS, WE active.
Makes data output Hi-Z, t
SHZ
after the clock and masks the output.
Blocks data input when DQM active. (Byte masking)
Data inputs/outputs are multiplexed on the same pins.
WP pin is connected to V
SS
through 47KΩ Resistor.
When WP is "high", EEPROM Programming will be inhibited and the entire memory will
be write-protected.
Power and ground for the input buffers and the core logic.
CKE
Clock enable
A0 ~ A11
BA0 ~ BA1
RAS
CAS
WE
DQM0 ~ 7
DQ0 ~ 63
WP
V
DD
/V
SS
Address
Bank select address
Row address strobe
Column address strobe
Write enable
Data input/output mask
Data input/output
Write protection
Power supply/ground
REV. 1 July 1998
KMM366S1723T
FUNCTIONAL BLOCK DIAGRAM
CS0
DQM0
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
DQM1
DQ8
DQ9
DQ10
DQ11
DQ12
DQ13
DQ14
DQ15
CS2
DQM2
DQ16
DQ17
DQ18
DQ19
DQ20
DQ21
DQ22
DQ23
DQM3
DQ24
DQ25
DQ26
DQ27
DQ28
DQ29
DQ30
DQ31
DQM
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
CS
DQ56
DQ57
DQ58
DQ59
DQ60
DQ61
DQ62
DQ63
DQM
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
DQM
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
CS
DQ40
DQ41
DQ42
DQ43
DQ44
DQ45
DQ46
DQ47
DQM
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
DQM4
CS
DQ32
DQ33
DQ34
DQ35
DQ36
DQ37
DQ38
DQ39
DQM5
Preliminary
PC100 SDRAM MODULE
U0
DQM
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
CS
U4
U1
DQM CS
DQ0
DQ1
DQ2
U5
DQ3
DQ4
DQ5
DQ6
DQ7
DQM6
CS
DQ48
DQ49
DQ50
DQ51
DQ52
DQ53
DQ54
DQ55
DQM7
DQM
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
CS
DQM
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
CS
U2
U6
U3
U7
Serial PD
A0 ~ An, BA0 & 1
RAS
CAS
WE
CKE0
10Ω
DQn
V
DD
Vss
Two 0.1uF Capacitors
per each SDRAM
To all SDRAMs
Every DQpin of SDRAM
10Ω
CLK1/3
10pF
3.3pF
SDRAM U0 ~ U7
SDRAM U0 ~ U7
SDRAM U0 ~ U7
SDRAM U0 ~ U7
SDRAM U0 ~ U7
10Ω
CLK0/2
SCL
SDA
A0
A1
A2
WP
47KΩ
SA0 SA1 SA2
U0/U2
U4/U6
U1/U3
U5/U7
REV. 1 July 1998
KMM366S1723T
ABSOLUTE MAXIMUM RATINGS
Parameter
Voltage on any pin relative to Vss
Voltage on V
DD
supply relative to Vss
Storage temperature
Power dissipation
Short circuit current
Symbol
V
IN
, V
OUT
V
DD
, V
DDQ
T
STG
P
D
I
OS
Preliminary
PC100 SDRAM MODULE
Value
-1.0 ~ 4.6
-1.0 ~ 4.6
-55 ~ +150
8
50
Unit
V
V
°C
W
mA
Note :
Permanent device damage may occur if "ABSOLUTE MAXIMUM RATINGS" are exceeded.
Functional operation should be restricted to recommended operating condition.
Exposure to higher than recommended voltage for extended periods of time could affect device reliability.
DC OPERATING CONDITIONS AND CHARACTERISTICS
Recommended operating conditions (Voltage referenced to V
SS
= 0V, T
A
= 0 to 70°C)
Parameter
Supply voltage
Input logic high voltage
Input logic low voltage
Output logic high voltage
Output logic low voltage
Input leakage current (Inputs)
Input leakage current (I/O pins)
Symbol
V
DD
, V
DDQ
V
IH
V
IL
V
OH
V
OL
I
IL
I
IL
Min
3.0
2.0
-0.3
2.4
-
-8
-1.5
Typ
3.3
3.0
0
-
-
-
-
Max
3.6
V
DDQ
+0.3
0.8
-
0.4
8
1.5
Unit
V
V
V
V
V
uA
uA
1
2
I
OH
= -2mA
I
OL
= 2mA
3
3,4
Note
Notes :
1. V
IH
(max) = 5.6V AC. The overshoot voltage duration is
3ns.
2. V
IL
(min) = -2.0V AC. The undershoot voltage duration is
3ns.
3. Any input 0V
V
IN
V
DDQ.
Input leakage currents include Hi-Z output leakage for all bi-directional buffers with Tri-State outputs.
4. Dout is disabled, 0V
V
OUT
V
DDQ.
CAPACITANCE
(V
DD
= 3.3V, T
A
= 23°C, f = 1MHz, V
REF
= 1.4V
±
200 mV)
Pin
Symbol
C
ADD
C
IN
C
CKE
C
CLK
C
CS
C
DQM
C
OUT
Min
40
40
35
25
25
5
5
Max
60
60
55
35
35
15
15
Unit
pF
pF
pF
pF
pF
pF
pF
Address (A0 ~ A11, BA0 ~ BA1)
RAS, CAS, WE
CKE (CKE0)
Clock (CLK0, CLK2)
CS (CS0, CS2)
DQM (DQM0 ~ DQM7)
DQ (DQ0 ~ DQ63)
REV. 1 July 1998

KMM366S1723T-GL相似产品对比

KMM366S1723T-GL KMM366S1723T-GH KMM366S1723T-G8
描述 Synchronous DRAM Module, 16MX64, 6ns, CMOS, DIMM-168 Synchronous DRAM Module, 16MX64, 6ns, CMOS, DIMM-168 Synchronous DRAM Module, 16MX64, 6ns, CMOS, DIMM-168
厂商名称 SAMSUNG(三星) SAMSUNG(三星) SAMSUNG(三星)
零件包装代码 DIMM DIMM DIMM
包装说明 DIMM, DIMM168 DIMM, DIMM168 DIMM, DIMM168
针数 168 168 168
Reach Compliance Code unknown unknown unknown
ECCN代码 EAR99 EAR99 EAR99
访问模式 FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST
最长访问时间 6 ns 6 ns 6 ns
其他特性 AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH
最大时钟频率 (fCLK) 100 MHz 100 MHz 125 MHz
I/O 类型 COMMON COMMON COMMON
JESD-30 代码 R-XDMA-N168 R-XDMA-N168 R-XDMA-N168
内存密度 1073741824 bit 1073741824 bit 1073741824 bit
内存集成电路类型 SYNCHRONOUS DRAM MODULE SYNCHRONOUS DRAM MODULE SYNCHRONOUS DRAM MODULE
内存宽度 64 64 64
功能数量 1 1 1
端口数量 1 1 1
端子数量 168 168 168
字数 16777216 words 16777216 words 16777216 words
字数代码 16000000 16000000 16000000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 70 °C 70 °C
组织 16MX64 16MX64 16MX64
输出特性 3-STATE 3-STATE 3-STATE
封装主体材料 UNSPECIFIED UNSPECIFIED UNSPECIFIED
封装代码 DIMM DIMM DIMM
封装等效代码 DIMM168 DIMM168 DIMM168
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 MICROELECTRONIC ASSEMBLY MICROELECTRONIC ASSEMBLY MICROELECTRONIC ASSEMBLY
电源 3.3 V 3.3 V 3.3 V
认证状态 Not Qualified Not Qualified Not Qualified
刷新周期 4096 4096 4096
自我刷新 YES YES YES
最大待机电流 0.008 A 0.008 A 0.008 A
最大压摆率 1.6 mA 1.6 mA 1.6 mA
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 3 V 3 V 3 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V
表面贴装 NO NO NO
技术 CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL
端子形式 NO LEAD NO LEAD NO LEAD
端子节距 1.27 mm 1.27 mm 1.27 mm
端子位置 DUAL DUAL DUAL
异步复位计数器
请教: 想要在CPLD上实现一个异步计数器,在时钟的上升及下降沿都需要+1计数,代码如下: reg counter; always @(clk) begin if(en == 0) ......
zhoulm 嵌入式系统
两种ESP32板风格大家觉得哪一种好
做了一个ESP32小板的初步设计,短的没有microSD和锂电池充电功能,其它一样。大家觉得哪一种好? 458655 458656 458657 458659 ...
dcexpert MicroPython开源版块
急问版主
STM32F103VC串口接收脚直接和5V的485芯片rxd脚可以吗?...
fanghuyu stm32/stm8
QTE是否可移植到uClinux上呢?
问题,如题。 曾尝试在qte根目录里mkspecs里添加arm-elf-g++目录,然后修改qmake.conf中的编译器名称,configure里指定用arm-elf-g++来编译,但是报错。请问大虾们是否有方法让qte或qtopia运行 ......
chenzh Linux开发
【一起玩esp8266】ESP8266初上手
本帖最后由 leekuip 于 2016-8-23 22:21 编辑 先大致说下对ESP8266的认识。ESP8266是一枚国产芯片,是内置了WiFi功能的单片机,ESP8266模块则是在芯片基础上扩展出的最小系统,包含了I/O的 ......
leekuip MicroPython开源版块
C2000学习和开发时如何利用controlSuite?
controlSUITE是Ti为C2000开发者提供的资料库和参考工具包。在这里面对C2000每个型号都有对应的样例、手册和设计指导。还有各种开发板平台的原理图、PCB图和使用说明。可以说,无论学习还是设计 ......
Jacktang 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1469  1855  2073  373  1005  17  55  22  30  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved