电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74SSTUB32866BBFG

产品描述D Flip-Flop, SSTU Series, 1-Func, Positive Edge Triggered, 25-Bit, True Output, GREEN, LFBGA-96
产品类别逻辑    逻辑   
文件大小255KB,共20页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT74SSTUB32866BBFG概述

D Flip-Flop, SSTU Series, 1-Func, Positive Edge Triggered, 25-Bit, True Output, GREEN, LFBGA-96

IDT74SSTUB32866BBFG规格参数

参数名称属性值
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明LFBGA,
针数96
Reach Compliance Codecompliant
系列SSTU
JESD-30 代码R-XBGA-B96
JESD-609代码e1
长度13.5 mm
逻辑集成电路类型D FLIP-FLOP
湿度敏感等级3
位数25
功能数量1
端子数量96
最高工作温度70 °C
最低工作温度
输出极性TRUE
封装主体材料UNSPECIFIED
封装代码LFBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度)260
传播延迟(tpd)1.5 ns
认证状态Not Qualified
座面最大高度1.5 mm
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
温度等级COMMERCIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间40
触发器类型POSITIVE EDGE
宽度5.5 mm
最小 fmax410 MHz

IDT74SSTUB32866BBFG文档预览

IDT74SSTUB32866B
1.8V CONFIGURABLE REGISTERED BUFFER WITH PARITY
COMMERCIAL TEMPERATURE RANGE
1.8V CONFIGURABLE
BUFFER WITH PARITY
IDT74SSTUB32866B
ADVANCE
INFORMATION
FEATURES:
1.8V Operation
SSTL_18 style clock and data inputs
Differential CLK input
Configurable as 25-bit 1:1 or 14-bit 1:2 registered buffer
Control inputs compatible with LVCMOS levels
Flow-through architecture for optimum PCB design
Latch-up performance exceeds 100mA
ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
Checks parity on data inputs
Maximum operating frequency: 410MHz
Optimized for DDR2 - 400 / 533 / 667 / 800 (PC2 - 3200 / 4300 /
5300 / 6400)
JEDEC R/C E, F, G, H, and J
Available in 96-pin LFBGA package
APPLICATIONS:
• Along with CSPUA877 DDR2 PLL, provides complete solution for
DDR2 DIMMs
DESCRIPTION:
This 25-bit 1:1 / 14-bit 1:2 configurable registered buffer is designed for
1.7V to 1.9V V
DD
operation. In the 1:1 pinout configuration, only one device
per DIMM is requred to drive nine SDRAM loads. In the 1:2 pinout
configuration, two devices per DIMM are required to drive eighteen
SDRAM loads. All inputs are SSTL_18, except reset (RESET) and control
(Cn) inputs, which are LVCMOS. All outputs are edge-controlled circuits
optimized for unterminated DIMM loads, and meet SSTL_18 specifications,
except the open-drain error (QERR) output.
The SSTUB32866B operates from a differential clock (CLK and
CLK).
Data are registered at the crossing of CLK going high and
CLK
going low.
Parity is checked on the parity bit (PAR_IN) input which arrives one cycle
after the input data to which it applies. The
QERR
output is open drain.
When used as a single device, the C0 and C1 inputs are tied low. In this
configuration, the partial-parity-out (PPO) and
QERR
signals are produced
two clock cycles after the corresponding data output.
When used in pairs, the C0 input of the first register is tied low and the
C0 input of the second register is tied high. The C1 input of both registers
are tied high. The
QERR
output of the first SSTUB32866B is left floating and
the valid error information is latched on the
QERR
output of the second
SSTUB32866B.
If an error occurs and the
QERR
output is driven low, it stays latched low
for two clock cycles or until
RESET
is driven low. The DIMM-dependent
signals (DODT, DCKE,
DCS,
and
CSR)
are not included in the parity check.
The C0 input controls the pinout configuration of the 1:2 pinout from
register A configuration (when low) to register B configuration (when high).
The C1 input controls the pinout configurationfrom 25-bit 1:1 (when low) to
14-bit 1:2 (when high). C0 and C1 should not be switched during normal
operation. They should be hard-wired to a valid low or high level to
configure the register in the desired mode. In the 25-bit 1:1 pinout
configuration, the A6, D6, and H6 terminals are driven low and should not
be used.
The device supports low-power standby operation. When
RESET
is low,
the differential input recievers are disabled, and undriven (floating) data,
clock, and reference voltage (V
REF
) inputs are allowed. In addition, when
RESET
is low, all registers are reset and all outputs except
QERR
are forced
low. The LVCMOS
RESET
and Cn inputs always must be held at a valid
logic high or low level.
There are two V
REF
pins (A3 and T3). However, it is necessary to only
connect one of the two V
REF
pins to the external V
REF
power supply. An
unused V
REF
pin should be terminated with a V
REF
coupling capacitor.
The device also supports low-power active operation by monitoring both
system chip select (DCS and
CSR)
inputs and will gate the Qn and PPO
outputs from changing states when both
DCS
and
CSR
inputs are high. If
either
DCS
or
CSR
input is low, the Qn and PPO outputs will function
normally. Also, if the internal low power signal (LPS1) is high, the device
will gate the
QERR
output from changing states. If
LPS1
is low, the
QERR
output will function normally. The
RESET
input has priority over the
DCS
and
CSR
control and when driven low will force the Qn and PPO outputs
low, and the
QERR
output high. If the
DCS
control functionality is not desired,
then the
CSR
input can be hard-wired to ground, in which case the setup-
time requirement for
DCS
would be the same as for the other D data inputs.
To control the low-power mode with
DCS
only, then the
CSR
input should
be pulled up to V
DD
through a pullup resistor.
To ensure defined outputs from the register before a stable clock has been
supplied,
RESET
must be held in the low state during power up.
COMMERCIAL TEMPERATURE RANGE
1
c
2005 Integrated Device Technology, Inc.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
OCTOBER 2005
DSC 6892/3
IDT74SSTUB32866B
1.8V CONFIGURABLE REGISTERED BUFFER WITH PARITY
COMMERCIAL TEMPERATURE RANGE
FUNCTIONAL BLOCK DIAGRAM (1:2) - A CONFIGURATION (POSITIVE LOGIC)
RESET
CLK
CLK
V
REF
DCKE
1D
C1
R
QCKE
A
QCKE
B
DODT
1D
C1
R
QODT
A
QODT
B
DCS
1D
C1
R
QCS
A
QCS
B
CSR
D2
0
1
1D
C1
R
Q2
B
Q2
A
One of 11 Channels
TO 10 OTHER CHANNELS (D3, D5, D6, D8-D14)
2
IDT74SSTUB32866B
1.8V CONFIGURABLE REGISTERED BUFFER WITH PARITY
COMMERCIAL TEMPERATURE RANGE
FUNCTIONAL BLOCK DIAGRAM (1:2) - B CONFIGURATION (POSITIVE LOGIC)
RESET
CLK
CLK
V
REF
DCKE
1D
C1
R
QCKE
A
QCKE
B
DODT
1D
C1
R
QODT
A
QODT
B
DCS
1D
C1
R
QCS
A
QCS
B
CSR
D1
0
1
1D
C1
R
Q1
B
Q1
A
One of 11 Channels
TO 10 OTHER CHANNELS (D2-D6, D8-D10, D12-D13)
3
IDT74SSTUB32866B
1.8V CONFIGURABLE REGISTERED BUFFER WITH PARITY
COMMERCIAL TEMPERATURE RANGE
PIN CONFIGURATION (TYPE A)
NC
Q12B
6
QCKEB
Q2B
Q3B
QODTB
Q5B
Q6B
C0
QCSB
Q8B
Q9B
Q10B
Q11B
Q13B
Q14B
5
QCKEA
Q2A
Q3A
QODTA
Q5A
Q6A
C1
QCSA
NC
Q8A
Q9A
Q10A
Q11A
Q12A
Q13A
Q14A
4
V
DD
GND
V
DD
GND
V
DD
GND
V
DD
GND
V
DD
GND
V
DD
GND
V
DD
GND
V
DD
V
DD
3
V
REF
GND
V
DD
GND
V
DD
GND
V
DD
GND
V
DD
GND
V
DD
GND
V
DD
GND
V
DD
NC
2
PPO
NC
NC
QERR
NC
NC
RESET
DCS
CSR
NC
NC
NC
NC
NC
NC
NC
1
DCKE
D2
D3
DODT
D5
D6
PAR_IN
CLK
CLK
D8
D9
D10
D11
D12
D13
D14
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
T
96-PIN LFBGA
1:2 REGISTER (TYPE A, FRONTSIDE)
TOP VIEW
PIN CONFIGURATION (TYPE B)
6
Q1B
Q2B
Q3B
Q4B
Q5B
Q6B
C0
QCSB
NC
Q8B
Q9B
Q10B
QODTB
Q12B
Q13B
QCKEB
5
Q1A
Q2A
Q3A
Q4A
Q5A
Q6A
C1
QCSA
NC
Q8A
Q9A
Q10A
QODTA
Q12A
Q13A
QCKEA
4
V
DD
GND
V
DD
GND
V
DD
GND
V
DD
GND
V
DD
GND
V
DD
GND
V
DD
GND
V
DD
V
DD
3
V
REF
GND
V
DD
GND
V
DD
GND
V
DD
GND
V
DD
GND
V
DD
GND
V
DD
GND
V
DD
NC
2
PPO
NC
NC
QERR
NC
NC
RESET
DCS
CSR
NC
NC
NC
NC
NC
NC
NC
1
D1
D2
D3
D4
D5
D6
PAR_IN
CLK
CLK
D8
D9
D10
DODT
D12
D13
DCKE
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
T
96-PIN LFBGA
1:2 REGISTER (TYPE B, BACKSIDE)
TOP VIEW
4
IDT74SSTUB32866B
1.8V CONFIGURABLE REGISTERED BUFFER WITH PARITY
COMMERCIAL TEMPERATURE RANGE
FUNCTIONAL BLOCK DIAGRAM (1:1)
RESET
CLK1
CLK1
V
REF
DCKE
1D
C1
R
QCKE
DODT
1D
C1
R
QOTD
DCS
1D
C1
R
QCS
CSR
D2
0
1
1D
C1
R
Q2
One of 22 Channels
TO 21 OTHER CHANNELS (D3, D5, D6, D8-D25)
5
德州仪器CTO:智能楼宇未来发展四大趋势
试想一下,如果楼宇、仓库、机场、家庭住宅或工厂能够实现智能化和互联化,并且真正做到高能效和支持动态自我感知,这些改变将会为我们的工作生活带来怎样翻天覆地的变化?事实上,随着半导体行 ......
恒星 能源基础设施
bootloader
Msp430系列bootloader........
1021256354 微控制器 MCU
锁相环环路滤波器电路问题
如图所示,该锁相环电路VCOin的电压波形如右图所示,我需要得到的是该稳定的电压,如果把C18由0.1uf改成10uF,锁相环又不锁相了,输出电压一直为5V。需要如何选择滤波电容的参数来将该电压进 ......
anstxfw 模拟电子
启明云端分享:esp32c3阿里云连接测试步骤
1. 获取阿里云sdk 下载阿里云sdk git clone https://github.com/espressif/esp-aliyun.git 以 esp-aliyun\examples\mqtt\mqtt_example为例 以下命令必须使用自己的路径 cd ......
启明云端 嵌入式系统
[TI首届低功耗设计大赛]+寄存器版本的端口操作+led闪烁
本帖最后由 IC爬虫 于 2014-9-21 14:45 编辑 以前在开发MSP430的时候出来都没有使用过基于库的开发,都是直接操作寄存器完成的。在FR5969中官方提供了片内外外设的一下库函数,但为了 ......
IC爬虫 微控制器 MCU
大家有玩过camera模块的没有
我现在在用三星的ARM11做一个项目,要用到camera模块,有做过的在这里留下个联系方式啊。...
GoldenFall 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1863  1466  1555  228  2885  39  34  56  2  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved