电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SY101474-7FCS

产品描述Standard SRAM, 1KX4, 7ns, ECL, CQFP24,
产品类别存储    存储   
文件大小168KB,共9页
制造商Synergy Semiconductor Corp
下载文档 详细参数 全文预览

SY101474-7FCS概述

Standard SRAM, 1KX4, 7ns, ECL, CQFP24,

SY101474-7FCS规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Synergy Semiconductor Corp
Reach Compliance Codeunknown
最长访问时间7 ns
其他特性TEMP SPECIFIED AS TC
I/O 类型SEPARATE
JESD-30 代码S-GQFP-F24
JESD-609代码e0
内存密度4096 bit
内存集成电路类型STANDARD SRAM
内存宽度4
负电源额定电压-5.2 V
功能数量1
端口数量1
端子数量24
字数1024 words
字数代码1000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度
组织1KX4
输出特性OPEN-EMITTER
可输出NO
封装主体材料CERAMIC, GLASS-SEALED
封装代码QFF
封装等效代码QFL24,.4SQ
封装形状SQUARE
封装形式FLATPACK
并行/串行PARALLEL
电源-5.2 V
认证状态Not Qualified
最大压摆率0.22 mA
表面贴装YES
技术ECL
温度等级OTHER
端子面层Tin/Lead (Sn/Pb)
端子形式FLAT
端子节距1.27 mm
端子位置QUAD

文档预览

下载PDF文档
SEMICONDUCTOR
SYNERGY
1K x 4 ECL RAM
SY100474-3/4/5/7
SY101474-3/4/5/7
SY10/100/101474-3
SY10/100/101474-4
SY10/100/101474-5
SY10474-3/4/5/7
SY10/100/101474-7
FEATURES
s
s
s
s
s
Address access time, t
AA
: 3/4/5/7ns max.
Chip select access time, t
AC
: 2ns max.
Write pulse width, t
WW
: 3ns min.
Edge rate, tr/tf: 500ps typ.
Power supply current, I
EE
: –300mA, –220mA
for –5/7ns
DESCRIPTION
The Synergy SY10/100/101474 are 4096-bit Random
Access Memories (RAMs), designed with advanced Emitter
Coupled Logic (ECL) circuitry. The devices are organized
as 1024-words-by-4-bits and meet the standard 10K/100K
family signal levels. The SY100474 is also supply voltage-
compatible with 100K ECL, while the SY101474 operates
from 10K ECL supply voltage (–5.2V). All feature on-chip
voltage and temperature compensation for improved noise
margin.
The SY10/100/101474 employ proprietary circuit design
techniques and Synergy’s proprietary ASSET advanced
bipolar technology to achieve extremely fast access, write
pulse width and write recovery times. ASSET uses
proprietary technology concepts to achieve significant
reduction in parasitic capacitance while improving device
packing density. Synergy’s circuit design techniques, coupled
with ASSET, result not only in ultra-fast performance, but
also allow device operation with virtually no soft error
sensitivity and with outstanding device reliability in volume
production.
s
Superior immunity against alpha particles provides
virtually no soft error sensitivity
s
Built with advanced ASSET™ technology
s
Fully compatible with industry standard 10K/100K
ECL I/O levels
s
Noise margins improved with on-chip voltage and
temperature compensation
s
Open emitter output for easy memory expansion
s
ESD protection of 2000V
s
Available in 24-pin Flatpack and 28-pin PLCC and
MLCC packages
BLOCK DIAGRAM
A
0
A
1
A
2
A
3
Y-Decoder/Driver
A
4
A
5
A
6
A
7
A
8
A
9
X-Decoder/
Driver
Memory Cell Array
CS
WE
SA/WA*
SA/WA
SA/WA
SA/WA
DI
0
DO
0
DI
1
DO
1
DI
2
DO
2
DI
3
DO
3
*
SA = Sense Amplifier
WA = Write Amplifier
© 1999 Micrel-Synergy
Rev.: D
Amendment: /1
1
Issue Date: December 1999

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 152  1703  1764  1665  922  46  35  58  16  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved